stm32f0xx_hal_dma.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @brief Header file of DMA HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef __STM32F0xx_HAL_DMA_H
  21. #define __STM32F0xx_HAL_DMA_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32f0xx_hal_def.h"
  27. /** @addtogroup STM32F0xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup DMA
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup DMA_Exported_Types DMA Exported Types
  35. * @{
  36. */
  37. /**
  38. * @brief DMA Configuration Structure definition
  39. */
  40. typedef struct
  41. {
  42. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  43. from memory to memory or from peripheral to memory.
  44. This parameter can be a value of @ref DMA_Data_transfer_direction */
  45. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  46. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  47. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  48. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  49. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  50. This parameter can be a value of @ref DMA_Peripheral_data_size */
  51. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  52. This parameter can be a value of @ref DMA_Memory_data_size */
  53. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  54. This parameter can be a value of @ref DMA_mode
  55. @note The circular buffer mode cannot be used if the memory-to-memory
  56. data transfer is configured on the selected Channel */
  57. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  58. This parameter can be a value of @ref DMA_Priority_level */
  59. } DMA_InitTypeDef;
  60. /**
  61. * @brief HAL DMA State structures definition
  62. */
  63. typedef enum
  64. {
  65. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  66. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  67. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  68. HAL_DMA_STATE_TIMEOUT = 0x03U /*!< DMA timeout state */
  69. }HAL_DMA_StateTypeDef;
  70. /**
  71. * @brief HAL DMA Error Code structure definition
  72. */
  73. typedef enum
  74. {
  75. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  76. HAL_DMA_HALF_TRANSFER = 0x01U /*!< Half Transfer */
  77. }HAL_DMA_LevelCompleteTypeDef;
  78. /**
  79. * @brief HAL DMA Callback ID structure definition
  80. */
  81. typedef enum
  82. {
  83. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  84. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half transfer */
  85. HAL_DMA_XFER_ERROR_CB_ID = 0x02U, /*!< Error */
  86. HAL_DMA_XFER_ABORT_CB_ID = 0x03U, /*!< Abort */
  87. HAL_DMA_XFER_ALL_CB_ID = 0x04U /*!< All */
  88. }HAL_DMA_CallbackIDTypeDef;
  89. /**
  90. * @brief DMA handle Structure definition
  91. */
  92. typedef struct __DMA_HandleTypeDef
  93. {
  94. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  95. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  96. HAL_LockTypeDef Lock; /*!< DMA locking object */
  97. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  98. void *Parent; /*!< Parent object state */
  99. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  100. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  101. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  102. void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
  103. __IO uint32_t ErrorCode; /*!< DMA Error code */
  104. DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
  105. uint32_t ChannelIndex; /*!< DMA Channel Index */
  106. } DMA_HandleTypeDef;
  107. /**
  108. * @}
  109. */
  110. /* Exported constants --------------------------------------------------------*/
  111. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  112. * @{
  113. */
  114. /** @defgroup DMA_Error_Code DMA Error Code
  115. * @{
  116. */
  117. #define HAL_DMA_ERROR_NONE (0x00000000U) /*!< No error */
  118. #define HAL_DMA_ERROR_TE (0x00000001U) /*!< Transfer error */
  119. #define HAL_DMA_ERROR_NO_XFER (0x00000004U) /*!< no ongoin transfer */
  120. #define HAL_DMA_ERROR_TIMEOUT (0x00000020U) /*!< Timeout error */
  121. #define HAL_DMA_ERROR_NOT_SUPPORTED (0x00000100U) /*!< Not supported mode */
  122. /**
  123. * @}
  124. */
  125. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  126. * @{
  127. */
  128. #define DMA_PERIPH_TO_MEMORY (0x00000000U) /*!< Peripheral to memory direction */
  129. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
  130. #define DMA_MEMORY_TO_MEMORY ((uint32_t)(DMA_CCR_MEM2MEM)) /*!< Memory to memory direction */
  131. /**
  132. * @}
  133. */
  134. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  135. * @{
  136. */
  137. #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
  138. #define DMA_PINC_DISABLE (0x00000000U) /*!< Peripheral increment mode Disable */
  139. /**
  140. * @}
  141. */
  142. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  143. * @{
  144. */
  145. #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
  146. #define DMA_MINC_DISABLE (0x00000000U) /*!< Memory increment mode Disable */
  147. /**
  148. * @}
  149. */
  150. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  151. * @{
  152. */
  153. #define DMA_PDATAALIGN_BYTE (0x00000000U) /*!< Peripheral data alignment : Byte */
  154. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment : HalfWord */
  155. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment : Word */
  156. /**
  157. * @}
  158. */
  159. /** @defgroup DMA_Memory_data_size DMA Memory data size
  160. * @{
  161. */
  162. #define DMA_MDATAALIGN_BYTE (0x00000000U) /*!< Memory data alignment : Byte */
  163. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment : HalfWord */
  164. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment : Word */
  165. /**
  166. * @}
  167. */
  168. /** @defgroup DMA_mode DMA mode
  169. * @{
  170. */
  171. #define DMA_NORMAL (0x00000000U) /*!< Normal Mode */
  172. #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular Mode */
  173. /**
  174. * @}
  175. */
  176. /** @defgroup DMA_Priority_level DMA Priority level
  177. * @{
  178. */
  179. #define DMA_PRIORITY_LOW (0x00000000U) /*!< Priority level : Low */
  180. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
  181. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
  182. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
  183. /**
  184. * @}
  185. */
  186. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  187. * @{
  188. */
  189. #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
  190. #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
  191. #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
  192. /**
  193. * @}
  194. */
  195. /** @defgroup DMA_flag_definitions DMA flag definitions
  196. * @{
  197. */
  198. #define DMA_FLAG_GL1 (0x00000001U) /*!< Channel 1 global interrupt flag */
  199. #define DMA_FLAG_TC1 (0x00000002U) /*!< Channel 1 transfer complete flag */
  200. #define DMA_FLAG_HT1 (0x00000004U) /*!< Channel 1 half transfer flag */
  201. #define DMA_FLAG_TE1 (0x00000008U) /*!< Channel 1 transfer error flag */
  202. #define DMA_FLAG_GL2 (0x00000010U) /*!< Channel 2 global interrupt flag */
  203. #define DMA_FLAG_TC2 (0x00000020U) /*!< Channel 2 transfer complete flag */
  204. #define DMA_FLAG_HT2 (0x00000040U) /*!< Channel 2 half transfer flag */
  205. #define DMA_FLAG_TE2 (0x00000080U) /*!< Channel 2 transfer error flag */
  206. #define DMA_FLAG_GL3 (0x00000100U) /*!< Channel 3 global interrupt flag */
  207. #define DMA_FLAG_TC3 (0x00000200U) /*!< Channel 3 transfer complete flag */
  208. #define DMA_FLAG_HT3 (0x00000400U) /*!< Channel 3 half transfer flag */
  209. #define DMA_FLAG_TE3 (0x00000800U) /*!< Channel 3 transfer error flag */
  210. #define DMA_FLAG_GL4 (0x00001000U) /*!< Channel 4 global interrupt flag */
  211. #define DMA_FLAG_TC4 (0x00002000U) /*!< Channel 4 transfer complete flag */
  212. #define DMA_FLAG_HT4 (0x00004000U) /*!< Channel 4 half transfer flag */
  213. #define DMA_FLAG_TE4 (0x00008000U) /*!< Channel 4 transfer error flag */
  214. #define DMA_FLAG_GL5 (0x00010000U) /*!< Channel 5 global interrupt flag */
  215. #define DMA_FLAG_TC5 (0x00020000U) /*!< Channel 5 transfer complete flag */
  216. #define DMA_FLAG_HT5 (0x00040000U) /*!< Channel 5 half transfer flag */
  217. #define DMA_FLAG_TE5 (0x00080000U) /*!< Channel 5 transfer error flag */
  218. #define DMA_FLAG_GL6 (0x00100000U) /*!< Channel 6 global interrupt flag */
  219. #define DMA_FLAG_TC6 (0x00200000U) /*!< Channel 6 transfer complete flag */
  220. #define DMA_FLAG_HT6 (0x00400000U) /*!< Channel 6 half transfer flag */
  221. #define DMA_FLAG_TE6 (0x00800000U) /*!< Channel 6 transfer error flag */
  222. #define DMA_FLAG_GL7 (0x01000000U) /*!< Channel 7 global interrupt flag */
  223. #define DMA_FLAG_TC7 (0x02000000U) /*!< Channel 7 transfer complete flag */
  224. #define DMA_FLAG_HT7 (0x04000000U) /*!< Channel 7 half transfer flag */
  225. #define DMA_FLAG_TE7 (0x08000000U) /*!< Channel 7 transfer error flag */
  226. /**
  227. * @}
  228. */
  229. #if defined(SYSCFG_CFGR1_DMA_RMP)
  230. /** @defgroup HAL_DMA_remapping HAL DMA remapping
  231. * Elements values convention: 0xYYYYYYYY
  232. * - YYYYYYYY : Position in the SYSCFG register CFGR1
  233. * @{
  234. */
  235. #define DMA_REMAP_ADC_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_ADC_DMA_RMP) /*!< ADC DMA remap
  236. 0: No remap (ADC DMA requests mapped on DMA channel 1
  237. 1: Remap (ADC DMA requests mapped on DMA channel 2 */
  238. #define DMA_REMAP_USART1_TX_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_USART1TX_DMA_RMP) /*!< USART1 TX DMA remap
  239. 0: No remap (USART1_TX DMA request mapped on DMA channel 2
  240. 1: Remap (USART1_TX DMA request mapped on DMA channel 4 */
  241. #define DMA_REMAP_USART1_RX_DMA_CH5 ((uint32_t)SYSCFG_CFGR1_USART1RX_DMA_RMP) /*!< USART1 RX DMA remap
  242. 0: No remap (USART1_RX DMA request mapped on DMA channel 3
  243. 1: Remap (USART1_RX DMA request mapped on DMA channel 5 */
  244. #define DMA_REMAP_TIM16_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP) /*!< TIM16 DMA request remap
  245. 0: No remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 3)
  246. 1: Remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 4) */
  247. #define DMA_REMAP_TIM17_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP) /*!< TIM17 DMA request remap
  248. 0: No remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 1
  249. 1: Remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 2) */
  250. #if defined (STM32F070xB)
  251. #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP) /*!< USART3 DMA request remapping bit. Available on STM32F070xB devices only.
  252. 0: Disabled, need to remap before use
  253. 1: Remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 3 and 2 respectively) */
  254. #endif
  255. #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
  256. #define DMA_REMAP_TIM16_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP2) /*!< TIM16 alternate DMA request remapping bit. Available on STM32F07x devices only
  257. 0: No alternate remap (TIM16 DMA requestsmapped according to TIM16_DMA_RMP bit)
  258. 1: Alternate remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 6) */
  259. #define DMA_REMAP_TIM17_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP2) /*!< TIM17 alternate DMA request remapping bit. Available on STM32F07x devices only
  260. 0: No alternate remap (TIM17 DMA requestsmapped according to TIM17_DMA_RMP bit)
  261. 1: Alternate remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 7) */
  262. #define DMA_REMAP_SPI2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_SPI2_DMA_RMP) /*!< SPI2 DMA request remapping bit. Available on STM32F07x devices only.
  263. 0: No remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 4 and 5 respectively)
  264. 1: Remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
  265. #define DMA_REMAP_USART2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_USART2_DMA_RMP) /*!< USART2 DMA request remapping bit. Available on STM32F07x devices only.
  266. 0: No remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 5 and 4 respectively)
  267. 1: 1: Remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
  268. #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP) /*!< USART3 DMA request remapping bit. Available on STM32F07x devices only.
  269. 0: No remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 6 and 7 respectively)
  270. 1: Remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 3 and 2 respectively) */
  271. #define DMA_REMAP_I2C1_DMA_CH76 ((uint32_t)SYSCFG_CFGR1_I2C1_DMA_RMP) /*!< I2C1 DMA request remapping bit. Available on STM32F07x devices only.
  272. 0: No remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 3 and 2 respectively)
  273. 1: Remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 7 and 6 respectively) */
  274. #define DMA_REMAP_TIM1_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM1_DMA_RMP) /*!< TIM1 DMA request remapping bit. Available on STM32F07x devices only.
  275. 0: No remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 2, 3 and 4 respectively)
  276. 1: Remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 6 */
  277. #define DMA_REMAP_TIM2_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM2_DMA_RMP) /*!< TIM2 DMA request remapping bit. Available on STM32F07x devices only.
  278. 0: No remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 3 and 4 respectively)
  279. 1: Remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 7 */
  280. #define DMA_REMAP_TIM3_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM3_DMA_RMP) /*!< TIM3 DMA request remapping bit. Available on STM32F07x devices only.
  281. 0: No remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 4)
  282. 1: Remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 6) */
  283. #endif
  284. /**
  285. * @}
  286. */
  287. #endif /* SYSCFG_CFGR1_DMA_RMP */
  288. /**
  289. * @}
  290. */
  291. /* Exported macro ------------------------------------------------------------*/
  292. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  293. * @{
  294. */
  295. /** @brief Reset DMA handle state
  296. * @param __HANDLE__ DMA handle.
  297. * @retval None
  298. */
  299. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  300. /**
  301. * @brief Enable the specified DMA Channel.
  302. * @param __HANDLE__ DMA handle
  303. * @retval None
  304. */
  305. #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
  306. /**
  307. * @brief Disable the specified DMA Channel.
  308. * @param __HANDLE__ DMA handle
  309. * @retval None
  310. */
  311. #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
  312. /* Interrupt & Flag management */
  313. /**
  314. * @brief Enables the specified DMA Channel interrupts.
  315. * @param __HANDLE__ DMA handle
  316. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  317. * This parameter can be any combination of the following values:
  318. * @arg DMA_IT_TC: Transfer complete interrupt mask
  319. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  320. * @arg DMA_IT_TE: Transfer error interrupt mask
  321. * @retval None
  322. */
  323. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
  324. /**
  325. * @brief Disables the specified DMA Channel interrupts.
  326. * @param __HANDLE__ DMA handle
  327. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  328. * This parameter can be any combination of the following values:
  329. * @arg DMA_IT_TC: Transfer complete interrupt mask
  330. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  331. * @arg DMA_IT_TE: Transfer error interrupt mask
  332. * @retval None
  333. */
  334. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
  335. /**
  336. * @brief Checks whether the specified DMA Channel interrupt is enabled or disabled.
  337. * @param __HANDLE__ DMA handle
  338. * @param __INTERRUPT__ specifies the DMA interrupt source to check.
  339. * This parameter can be one of the following values:
  340. * @arg DMA_IT_TC: Transfer complete interrupt mask
  341. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  342. * @arg DMA_IT_TE: Transfer error interrupt mask
  343. * @retval The state of DMA_IT (SET or RESET).
  344. */
  345. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
  346. /**
  347. * @brief Returns the number of remaining data units in the current DMAy Channelx transfer.
  348. * @param __HANDLE__ DMA handle
  349. *
  350. * @retval The number of remaining data units in the current DMA Channel transfer.
  351. */
  352. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  353. #if defined(SYSCFG_CFGR1_DMA_RMP)
  354. /** @brief DMA remapping enable/disable macros
  355. * @param __DMA_REMAP__ This parameter can be a value of @ref HAL_DMA_remapping
  356. */
  357. #define __HAL_DMA_REMAP_CHANNEL_ENABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
  358. SYSCFG->CFGR1 |= (__DMA_REMAP__); \
  359. }while(0)
  360. #define __HAL_DMA_REMAP_CHANNEL_DISABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
  361. SYSCFG->CFGR1 &= ~(__DMA_REMAP__); \
  362. }while(0)
  363. #endif /* SYSCFG_CFGR1_DMA_RMP */
  364. /**
  365. * @}
  366. */
  367. /* Include DMA HAL Extension module */
  368. #include "stm32f0xx_hal_dma_ex.h"
  369. /* Exported functions --------------------------------------------------------*/
  370. /** @addtogroup DMA_Exported_Functions
  371. * @{
  372. */
  373. /** @addtogroup DMA_Exported_Functions_Group1
  374. * @{
  375. */
  376. /* Initialization and de-initialization functions *****************************/
  377. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  378. HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
  379. /**
  380. * @}
  381. */
  382. /** @addtogroup DMA_Exported_Functions_Group2
  383. * @{
  384. */
  385. /* Input and Output operation functions *****************************************************/
  386. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  387. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  388. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  389. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  390. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
  391. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  392. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
  393. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  394. /**
  395. * @}
  396. */
  397. /** @addtogroup DMA_Exported_Functions_Group3
  398. * @{
  399. */
  400. /* Peripheral State and Error functions ***************************************/
  401. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  402. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  403. /**
  404. * @}
  405. */
  406. /**
  407. * @}
  408. */
  409. /** @addtogroup DMA_Private_Macros
  410. * @{
  411. */
  412. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  413. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  414. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  415. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  416. ((STATE) == DMA_PINC_DISABLE))
  417. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  418. ((STATE) == DMA_MINC_DISABLE))
  419. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  420. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  421. ((SIZE) == DMA_PDATAALIGN_WORD))
  422. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  423. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  424. ((SIZE) == DMA_MDATAALIGN_WORD ))
  425. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  426. ((MODE) == DMA_CIRCULAR))
  427. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  428. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  429. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  430. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  431. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
  432. #if defined(SYSCFG_CFGR1_DMA_RMP)
  433. #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
  434. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  435. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  436. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  437. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  438. ((RMP) == DMA_REMAP_TIM17_DMA_CH2) || \
  439. ((RMP) == DMA_REMAP_TIM16_DMA_CH6) || \
  440. ((RMP) == DMA_REMAP_TIM17_DMA_CH7) || \
  441. ((RMP) == DMA_REMAP_SPI2_DMA_CH67) || \
  442. ((RMP) == DMA_REMAP_USART2_DMA_CH67) || \
  443. ((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
  444. ((RMP) == DMA_REMAP_I2C1_DMA_CH76) || \
  445. ((RMP) == DMA_REMAP_TIM1_DMA_CH6) || \
  446. ((RMP) == DMA_REMAP_TIM2_DMA_CH7) || \
  447. ((RMP) == DMA_REMAP_TIM3_DMA_CH6))
  448. #elif defined (STM32F070xB)
  449. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
  450. ((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  451. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  452. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  453. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  454. ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
  455. #else
  456. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  457. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  458. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  459. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  460. ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
  461. #endif
  462. #endif /* SYSCFG_CFGR1_DMA_RMP */
  463. /**
  464. * @}
  465. */
  466. /**
  467. * @}
  468. */
  469. /**
  470. * @}
  471. */
  472. #ifdef __cplusplus
  473. }
  474. #endif
  475. #endif /* __STM32F0xx_HAL_DMA_H */
  476. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/