stm32f0xx_ll_rcc.h 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_ll_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef __STM32F0xx_LL_RCC_H
  21. #define __STM32F0xx_LL_RCC_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32f0xx.h"
  27. /** @addtogroup STM32F0xx_LL_Driver
  28. * @{
  29. */
  30. #if defined(RCC)
  31. /** @defgroup RCC_LL RCC
  32. * @{
  33. */
  34. /* Private types -------------------------------------------------------------*/
  35. /* Private variables ---------------------------------------------------------*/
  36. /* Private constants ---------------------------------------------------------*/
  37. /** @defgroup RCC_LL_Private_Constants RCC Private Constants
  38. * @{
  39. */
  40. /* Defines used for the bit position in the register and perform offsets*/
  41. #define RCC_POSITION_HPRE (uint32_t)4U /*!< field position in register RCC_CFGR */
  42. #define RCC_POSITION_PPRE1 (uint32_t)8U /*!< field position in register RCC_CFGR */
  43. #define RCC_POSITION_PLLMUL (uint32_t)18U /*!< field position in register RCC_CFGR */
  44. #define RCC_POSITION_HSICAL (uint32_t)8U /*!< field position in register RCC_CR */
  45. #define RCC_POSITION_HSITRIM (uint32_t)3U /*!< field position in register RCC_CR */
  46. #define RCC_POSITION_HSI14TRIM (uint32_t)3U /*!< field position in register RCC_CR2 */
  47. #define RCC_POSITION_HSI14CAL (uint32_t)8U /*!< field position in register RCC_CR2 */
  48. #if defined(RCC_HSI48_SUPPORT)
  49. #define RCC_POSITION_HSI48CAL (uint32_t)24U /*!< field position in register RCC_CR2 */
  50. #endif /* RCC_HSI48_SUPPORT */
  51. #define RCC_POSITION_USART1SW (uint32_t)0U /*!< field position in register RCC_CFGR3 */
  52. #define RCC_POSITION_USART2SW (uint32_t)16U /*!< field position in register RCC_CFGR3 */
  53. #define RCC_POSITION_USART3SW (uint32_t)18U /*!< field position in register RCC_CFGR3 */
  54. /**
  55. * @}
  56. */
  57. /* Private macros ------------------------------------------------------------*/
  58. #if defined(USE_FULL_LL_DRIVER)
  59. /** @defgroup RCC_LL_Private_Macros RCC Private Macros
  60. * @{
  61. */
  62. /**
  63. * @}
  64. */
  65. #endif /*USE_FULL_LL_DRIVER*/
  66. /* Exported types ------------------------------------------------------------*/
  67. #if defined(USE_FULL_LL_DRIVER)
  68. /** @defgroup RCC_LL_Exported_Types RCC Exported Types
  69. * @{
  70. */
  71. /** @defgroup LL_ES_CLOCK_FREQ Clocks Frequency Structure
  72. * @{
  73. */
  74. /**
  75. * @brief RCC Clocks Frequency Structure
  76. */
  77. typedef struct
  78. {
  79. uint32_t SYSCLK_Frequency; /*!< SYSCLK clock frequency */
  80. uint32_t HCLK_Frequency; /*!< HCLK clock frequency */
  81. uint32_t PCLK1_Frequency; /*!< PCLK1 clock frequency */
  82. } LL_RCC_ClocksTypeDef;
  83. /**
  84. * @}
  85. */
  86. /**
  87. * @}
  88. */
  89. #endif /* USE_FULL_LL_DRIVER */
  90. /* Exported constants --------------------------------------------------------*/
  91. /** @defgroup RCC_LL_Exported_Constants RCC Exported Constants
  92. * @{
  93. */
  94. /** @defgroup RCC_LL_EC_OSC_VALUES Oscillator Values adaptation
  95. * @brief Defines used to adapt values of different oscillators
  96. * @note These values could be modified in the user environment according to
  97. * HW set-up.
  98. * @{
  99. */
  100. #if !defined (HSE_VALUE)
  101. #define HSE_VALUE 8000000U /*!< Value of the HSE oscillator in Hz */
  102. #endif /* HSE_VALUE */
  103. #if !defined (HSI_VALUE)
  104. #define HSI_VALUE 8000000U /*!< Value of the HSI oscillator in Hz */
  105. #endif /* HSI_VALUE */
  106. #if !defined (LSE_VALUE)
  107. #define LSE_VALUE 32768U /*!< Value of the LSE oscillator in Hz */
  108. #endif /* LSE_VALUE */
  109. #if !defined (LSI_VALUE)
  110. #define LSI_VALUE 32000U /*!< Value of the LSI oscillator in Hz */
  111. #endif /* LSI_VALUE */
  112. #if defined(RCC_HSI48_SUPPORT)
  113. #if !defined (HSI48_VALUE)
  114. #define HSI48_VALUE 48000000U /*!< Value of the HSI48 oscillator in Hz */
  115. #endif /* HSI48_VALUE */
  116. #endif /* RCC_HSI48_SUPPORT */
  117. /**
  118. * @}
  119. */
  120. /** @defgroup RCC_LL_EC_CLEAR_FLAG Clear Flags Defines
  121. * @brief Flags defines which can be used with LL_RCC_WriteReg function
  122. * @{
  123. */
  124. #define LL_RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC /*!< LSI Ready Interrupt Clear */
  125. #define LL_RCC_CIR_LSERDYC RCC_CIR_LSERDYC /*!< LSE Ready Interrupt Clear */
  126. #define LL_RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC /*!< HSI Ready Interrupt Clear */
  127. #define LL_RCC_CIR_HSERDYC RCC_CIR_HSERDYC /*!< HSE Ready Interrupt Clear */
  128. #define LL_RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC /*!< PLL Ready Interrupt Clear */
  129. #define LL_RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC /*!< HSI14 Ready Interrupt Clear */
  130. #if defined(RCC_HSI48_SUPPORT)
  131. #define LL_RCC_CIR_HSI48RDYC RCC_CIR_HSI48RDYC /*!< HSI48 Ready Interrupt Clear */
  132. #endif /* RCC_HSI48_SUPPORT */
  133. #define LL_RCC_CIR_CSSC RCC_CIR_CSSC /*!< Clock Security System Interrupt Clear */
  134. /**
  135. * @}
  136. */
  137. /** @defgroup RCC_LL_EC_GET_FLAG Get Flags Defines
  138. * @brief Flags defines which can be used with LL_RCC_ReadReg function
  139. * @{
  140. */
  141. #define LL_RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF /*!< LSI Ready Interrupt flag */
  142. #define LL_RCC_CIR_LSERDYF RCC_CIR_LSERDYF /*!< LSE Ready Interrupt flag */
  143. #define LL_RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF /*!< HSI Ready Interrupt flag */
  144. #define LL_RCC_CIR_HSERDYF RCC_CIR_HSERDYF /*!< HSE Ready Interrupt flag */
  145. #define LL_RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF /*!< PLL Ready Interrupt flag */
  146. #define LL_RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF /*!< HSI14 Ready Interrupt flag */
  147. #if defined(RCC_HSI48_SUPPORT)
  148. #define LL_RCC_CIR_HSI48RDYF RCC_CIR_HSI48RDYF /*!< HSI48 Ready Interrupt flag */
  149. #endif /* RCC_HSI48_SUPPORT */
  150. #define LL_RCC_CIR_CSSF RCC_CIR_CSSF /*!< Clock Security System Interrupt flag */
  151. #define LL_RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF /*!< OBL reset flag */
  152. #define LL_RCC_CSR_PINRSTF RCC_CSR_PINRSTF /*!< PIN reset flag */
  153. #define LL_RCC_CSR_PORRSTF RCC_CSR_PORRSTF /*!< POR/PDR reset flag */
  154. #define LL_RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF /*!< Software Reset flag */
  155. #define LL_RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF /*!< Independent Watchdog reset flag */
  156. #define LL_RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF /*!< Window watchdog reset flag */
  157. #define LL_RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF /*!< Low-Power reset flag */
  158. #if defined(RCC_CSR_V18PWRRSTF)
  159. #define LL_RCC_CSR_V18PWRRSTF RCC_CSR_V18PWRRSTF /*!< Reset flag of the 1.8 V domain. */
  160. #endif /* RCC_CSR_V18PWRRSTF */
  161. /**
  162. * @}
  163. */
  164. /** @defgroup RCC_LL_EC_IT IT Defines
  165. * @brief IT defines which can be used with LL_RCC_ReadReg and LL_RCC_WriteReg functions
  166. * @{
  167. */
  168. #define LL_RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE /*!< LSI Ready Interrupt Enable */
  169. #define LL_RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE /*!< LSE Ready Interrupt Enable */
  170. #define LL_RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE /*!< HSI Ready Interrupt Enable */
  171. #define LL_RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE /*!< HSE Ready Interrupt Enable */
  172. #define LL_RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE /*!< PLL Ready Interrupt Enable */
  173. #define LL_RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE /*!< HSI14 Ready Interrupt Enable */
  174. #if defined(RCC_HSI48_SUPPORT)
  175. #define LL_RCC_CIR_HSI48RDYIE RCC_CIR_HSI48RDYIE /*!< HSI48 Ready Interrupt Enable */
  176. #endif /* RCC_HSI48_SUPPORT */
  177. /**
  178. * @}
  179. */
  180. /** @defgroup RCC_LL_EC_LSEDRIVE LSE oscillator drive capability
  181. * @{
  182. */
  183. #define LL_RCC_LSEDRIVE_LOW ((uint32_t)0x00000000U) /*!< Xtal mode lower driving capability */
  184. #define LL_RCC_LSEDRIVE_MEDIUMLOW RCC_BDCR_LSEDRV_1 /*!< Xtal mode medium low driving capability */
  185. #define LL_RCC_LSEDRIVE_MEDIUMHIGH RCC_BDCR_LSEDRV_0 /*!< Xtal mode medium high driving capability */
  186. #define LL_RCC_LSEDRIVE_HIGH RCC_BDCR_LSEDRV /*!< Xtal mode higher driving capability */
  187. /**
  188. * @}
  189. */
  190. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE System clock switch
  191. * @{
  192. */
  193. #define LL_RCC_SYS_CLKSOURCE_HSI RCC_CFGR_SW_HSI /*!< HSI selection as system clock */
  194. #define LL_RCC_SYS_CLKSOURCE_HSE RCC_CFGR_SW_HSE /*!< HSE selection as system clock */
  195. #define LL_RCC_SYS_CLKSOURCE_PLL RCC_CFGR_SW_PLL /*!< PLL selection as system clock */
  196. #if defined(RCC_CFGR_SW_HSI48)
  197. #define LL_RCC_SYS_CLKSOURCE_HSI48 RCC_CFGR_SW_HSI48 /*!< HSI48 selection as system clock */
  198. #endif /* RCC_CFGR_SW_HSI48 */
  199. /**
  200. * @}
  201. */
  202. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE_STATUS System clock switch status
  203. * @{
  204. */
  205. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  206. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  207. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLL RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  208. #if defined(RCC_CFGR_SWS_HSI48)
  209. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI48 RCC_CFGR_SWS_HSI48 /*!< HSI48 used as system clock */
  210. #endif /* RCC_CFGR_SWS_HSI48 */
  211. /**
  212. * @}
  213. */
  214. /** @defgroup RCC_LL_EC_SYSCLK_DIV AHB prescaler
  215. * @{
  216. */
  217. #define LL_RCC_SYSCLK_DIV_1 RCC_CFGR_HPRE_DIV1 /*!< SYSCLK not divided */
  218. #define LL_RCC_SYSCLK_DIV_2 RCC_CFGR_HPRE_DIV2 /*!< SYSCLK divided by 2 */
  219. #define LL_RCC_SYSCLK_DIV_4 RCC_CFGR_HPRE_DIV4 /*!< SYSCLK divided by 4 */
  220. #define LL_RCC_SYSCLK_DIV_8 RCC_CFGR_HPRE_DIV8 /*!< SYSCLK divided by 8 */
  221. #define LL_RCC_SYSCLK_DIV_16 RCC_CFGR_HPRE_DIV16 /*!< SYSCLK divided by 16 */
  222. #define LL_RCC_SYSCLK_DIV_64 RCC_CFGR_HPRE_DIV64 /*!< SYSCLK divided by 64 */
  223. #define LL_RCC_SYSCLK_DIV_128 RCC_CFGR_HPRE_DIV128 /*!< SYSCLK divided by 128 */
  224. #define LL_RCC_SYSCLK_DIV_256 RCC_CFGR_HPRE_DIV256 /*!< SYSCLK divided by 256 */
  225. #define LL_RCC_SYSCLK_DIV_512 RCC_CFGR_HPRE_DIV512 /*!< SYSCLK divided by 512 */
  226. /**
  227. * @}
  228. */
  229. /** @defgroup RCC_LL_EC_APB1_DIV APB low-speed prescaler (APB1)
  230. * @{
  231. */
  232. #define LL_RCC_APB1_DIV_1 RCC_CFGR_PPRE_DIV1 /*!< HCLK not divided */
  233. #define LL_RCC_APB1_DIV_2 RCC_CFGR_PPRE_DIV2 /*!< HCLK divided by 2 */
  234. #define LL_RCC_APB1_DIV_4 RCC_CFGR_PPRE_DIV4 /*!< HCLK divided by 4 */
  235. #define LL_RCC_APB1_DIV_8 RCC_CFGR_PPRE_DIV8 /*!< HCLK divided by 8 */
  236. #define LL_RCC_APB1_DIV_16 RCC_CFGR_PPRE_DIV16 /*!< HCLK divided by 16 */
  237. /**
  238. * @}
  239. */
  240. /** @defgroup RCC_LL_EC_MCO1SOURCE MCO1 SOURCE selection
  241. * @{
  242. */
  243. #define LL_RCC_MCO1SOURCE_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK /*!< MCO output disabled, no clock on MCO */
  244. #define LL_RCC_MCO1SOURCE_HSI14 RCC_CFGR_MCOSEL_HSI14 /*!< HSI14 oscillator clock selected */
  245. #define LL_RCC_MCO1SOURCE_SYSCLK RCC_CFGR_MCOSEL_SYSCLK /*!< SYSCLK selection as MCO source */
  246. #define LL_RCC_MCO1SOURCE_HSI RCC_CFGR_MCOSEL_HSI /*!< HSI selection as MCO source */
  247. #define LL_RCC_MCO1SOURCE_HSE RCC_CFGR_MCOSEL_HSE /*!< HSE selection as MCO source */
  248. #define LL_RCC_MCO1SOURCE_LSI RCC_CFGR_MCOSEL_LSI /*!< LSI selection as MCO source */
  249. #define LL_RCC_MCO1SOURCE_LSE RCC_CFGR_MCOSEL_LSE /*!< LSE selection as MCO source */
  250. #if defined(RCC_CFGR_MCOSEL_HSI48)
  251. #define LL_RCC_MCO1SOURCE_HSI48 RCC_CFGR_MCOSEL_HSI48 /*!< HSI48 selection as MCO source */
  252. #endif /* RCC_CFGR_MCOSEL_HSI48 */
  253. #define LL_RCC_MCO1SOURCE_PLLCLK_DIV_2 RCC_CFGR_MCOSEL_PLL_DIV2 /*!< PLL clock divided by 2*/
  254. #if defined(RCC_CFGR_PLLNODIV)
  255. #define LL_RCC_MCO1SOURCE_PLLCLK (RCC_CFGR_MCOSEL_PLL_DIV2 | RCC_CFGR_PLLNODIV) /*!< PLL clock selected*/
  256. #endif /* RCC_CFGR_PLLNODIV */
  257. /**
  258. * @}
  259. */
  260. /** @defgroup RCC_LL_EC_MCO1_DIV MCO1 prescaler
  261. * @{
  262. */
  263. #define LL_RCC_MCO1_DIV_1 ((uint32_t)0x00000000U)/*!< MCO Clock divided by 1 */
  264. #if defined(RCC_CFGR_MCOPRE)
  265. #define LL_RCC_MCO1_DIV_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO Clock divided by 2 */
  266. #define LL_RCC_MCO1_DIV_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO Clock divided by 4 */
  267. #define LL_RCC_MCO1_DIV_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO Clock divided by 8 */
  268. #define LL_RCC_MCO1_DIV_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO Clock divided by 16 */
  269. #define LL_RCC_MCO1_DIV_32 RCC_CFGR_MCOPRE_DIV32 /*!< MCO Clock divided by 32 */
  270. #define LL_RCC_MCO1_DIV_64 RCC_CFGR_MCOPRE_DIV64 /*!< MCO Clock divided by 64 */
  271. #define LL_RCC_MCO1_DIV_128 RCC_CFGR_MCOPRE_DIV128 /*!< MCO Clock divided by 128 */
  272. #endif /* RCC_CFGR_MCOPRE */
  273. /**
  274. * @}
  275. */
  276. #if defined(USE_FULL_LL_DRIVER)
  277. /** @defgroup RCC_LL_EC_PERIPH_FREQUENCY Peripheral clock frequency
  278. * @{
  279. */
  280. #define LL_RCC_PERIPH_FREQUENCY_NO 0x00000000U /*!< No clock enabled for the peripheral */
  281. #define LL_RCC_PERIPH_FREQUENCY_NA 0xFFFFFFFFU /*!< Frequency cannot be provided as external clock */
  282. /**
  283. * @}
  284. */
  285. #endif /* USE_FULL_LL_DRIVER */
  286. /** @defgroup RCC_LL_EC_USART1_CLKSOURCE Peripheral USART clock source selection
  287. * @{
  288. */
  289. #define LL_RCC_USART1_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_PCLK) /*!< PCLK1 clock used as USART1 clock source */
  290. #define LL_RCC_USART1_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_SYSCLK) /*!< System clock selected as USART1 clock source */
  291. #define LL_RCC_USART1_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_LSE) /*!< LSE oscillator clock used as USART1 clock source */
  292. #define LL_RCC_USART1_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART1SW << 24) | RCC_CFGR3_USART1SW_HSI) /*!< HSI oscillator clock used as USART1 clock source */
  293. #if defined(RCC_CFGR3_USART2SW)
  294. #define LL_RCC_USART2_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_PCLK) /*!< PCLK1 clock used as USART2 clock source */
  295. #define LL_RCC_USART2_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_SYSCLK) /*!< System clock selected as USART2 clock source */
  296. #define LL_RCC_USART2_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_LSE) /*!< LSE oscillator clock used as USART2 clock source */
  297. #define LL_RCC_USART2_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART2SW << 24) | RCC_CFGR3_USART2SW_HSI) /*!< HSI oscillator clock used as USART2 clock source */
  298. #endif /* RCC_CFGR3_USART2SW */
  299. #if defined(RCC_CFGR3_USART3SW)
  300. #define LL_RCC_USART3_CLKSOURCE_PCLK1 (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_PCLK) /*!< PCLK1 clock used as USART3 clock source */
  301. #define LL_RCC_USART3_CLKSOURCE_SYSCLK (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_SYSCLK) /*!< System clock selected as USART3 clock source */
  302. #define LL_RCC_USART3_CLKSOURCE_LSE (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_LSE) /*!< LSE oscillator clock used as USART3 clock source */
  303. #define LL_RCC_USART3_CLKSOURCE_HSI (uint32_t)((RCC_POSITION_USART3SW << 24) | RCC_CFGR3_USART3SW_HSI) /*!< HSI oscillator clock used as USART3 clock source */
  304. #endif /* RCC_CFGR3_USART3SW */
  305. /**
  306. * @}
  307. */
  308. /** @defgroup RCC_LL_EC_I2C1_CLKSOURCE Peripheral I2C clock source selection
  309. * @{
  310. */
  311. #define LL_RCC_I2C1_CLKSOURCE_HSI RCC_CFGR3_I2C1SW_HSI /*!< HSI oscillator clock used as I2C1 clock source */
  312. #define LL_RCC_I2C1_CLKSOURCE_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK /*!< System clock selected as I2C1 clock source */
  313. /**
  314. * @}
  315. */
  316. #if defined(CEC)
  317. /** @defgroup RCC_LL_EC_CEC_CLKSOURCE Peripheral CEC clock source selection
  318. * @{
  319. */
  320. #define LL_RCC_CEC_CLKSOURCE_HSI_DIV244 RCC_CFGR3_CECSW_HSI_DIV244 /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
  321. #define LL_RCC_CEC_CLKSOURCE_LSE RCC_CFGR3_CECSW_LSE /*!< LSE clock selected as HDMI CEC entry clock source */
  322. /**
  323. * @}
  324. */
  325. #endif /* CEC */
  326. #if defined(USB)
  327. /** @defgroup RCC_LL_EC_USB_CLKSOURCE Peripheral USB clock source selection
  328. * @{
  329. */
  330. #if defined(RCC_CFGR3_USBSW_HSI48)
  331. #define LL_RCC_USB_CLKSOURCE_HSI48 RCC_CFGR3_USBSW_HSI48 /*!< HSI48 oscillator clock used as USB clock source */
  332. #else
  333. #define LL_RCC_USB_CLKSOURCE_NONE ((uint32_t)0x00000000) /*!< USB Clock disabled */
  334. #endif /*RCC_CFGR3_USBSW_HSI48*/
  335. #define LL_RCC_USB_CLKSOURCE_PLL RCC_CFGR3_USBSW_PLLCLK /*!< PLL selected as USB clock source */
  336. /**
  337. * @}
  338. */
  339. #endif /* USB */
  340. /** @defgroup RCC_LL_EC_USART1 Peripheral USART get clock source
  341. * @{
  342. */
  343. #define LL_RCC_USART1_CLKSOURCE RCC_POSITION_USART1SW /*!< USART1 Clock source selection */
  344. #if defined(RCC_CFGR3_USART2SW)
  345. #define LL_RCC_USART2_CLKSOURCE RCC_POSITION_USART2SW /*!< USART2 Clock source selection */
  346. #endif /* RCC_CFGR3_USART2SW */
  347. #if defined(RCC_CFGR3_USART3SW)
  348. #define LL_RCC_USART3_CLKSOURCE RCC_POSITION_USART3SW /*!< USART3 Clock source selection */
  349. #endif /* RCC_CFGR3_USART3SW */
  350. /**
  351. * @}
  352. */
  353. /** @defgroup RCC_LL_EC_I2C1 Peripheral I2C get clock source
  354. * @{
  355. */
  356. #define LL_RCC_I2C1_CLKSOURCE RCC_CFGR3_I2C1SW /*!< I2C1 Clock source selection */
  357. /**
  358. * @}
  359. */
  360. #if defined(CEC)
  361. /** @defgroup RCC_LL_EC_CEC Peripheral CEC get clock source
  362. * @{
  363. */
  364. #define LL_RCC_CEC_CLKSOURCE RCC_CFGR3_CECSW /*!< CEC Clock source selection */
  365. /**
  366. * @}
  367. */
  368. #endif /* CEC */
  369. #if defined(USB)
  370. /** @defgroup RCC_LL_EC_USB Peripheral USB get clock source
  371. * @{
  372. */
  373. #define LL_RCC_USB_CLKSOURCE RCC_CFGR3_USBSW /*!< USB Clock source selection */
  374. /**
  375. * @}
  376. */
  377. #endif /* USB */
  378. /** @defgroup RCC_LL_EC_RTC_CLKSOURCE RTC clock source selection
  379. * @{
  380. */
  381. #define LL_RCC_RTC_CLKSOURCE_NONE 0x00000000U /*!< No clock used as RTC clock */
  382. #define LL_RCC_RTC_CLKSOURCE_LSE RCC_BDCR_RTCSEL_0 /*!< LSE oscillator clock used as RTC clock */
  383. #define LL_RCC_RTC_CLKSOURCE_LSI RCC_BDCR_RTCSEL_1 /*!< LSI oscillator clock used as RTC clock */
  384. #define LL_RCC_RTC_CLKSOURCE_HSE_DIV32 RCC_BDCR_RTCSEL /*!< HSE oscillator clock divided by 32 used as RTC clock */
  385. /**
  386. * @}
  387. */
  388. /** @defgroup RCC_LL_EC_PLL_MUL PLL Multiplicator factor
  389. * @{
  390. */
  391. #define LL_RCC_PLL_MUL_2 RCC_CFGR_PLLMUL2 /*!< PLL input clock*2 */
  392. #define LL_RCC_PLL_MUL_3 RCC_CFGR_PLLMUL3 /*!< PLL input clock*3 */
  393. #define LL_RCC_PLL_MUL_4 RCC_CFGR_PLLMUL4 /*!< PLL input clock*4 */
  394. #define LL_RCC_PLL_MUL_5 RCC_CFGR_PLLMUL5 /*!< PLL input clock*5 */
  395. #define LL_RCC_PLL_MUL_6 RCC_CFGR_PLLMUL6 /*!< PLL input clock*6 */
  396. #define LL_RCC_PLL_MUL_7 RCC_CFGR_PLLMUL7 /*!< PLL input clock*7 */
  397. #define LL_RCC_PLL_MUL_8 RCC_CFGR_PLLMUL8 /*!< PLL input clock*8 */
  398. #define LL_RCC_PLL_MUL_9 RCC_CFGR_PLLMUL9 /*!< PLL input clock*9 */
  399. #define LL_RCC_PLL_MUL_10 RCC_CFGR_PLLMUL10 /*!< PLL input clock*10 */
  400. #define LL_RCC_PLL_MUL_11 RCC_CFGR_PLLMUL11 /*!< PLL input clock*11 */
  401. #define LL_RCC_PLL_MUL_12 RCC_CFGR_PLLMUL12 /*!< PLL input clock*12 */
  402. #define LL_RCC_PLL_MUL_13 RCC_CFGR_PLLMUL13 /*!< PLL input clock*13 */
  403. #define LL_RCC_PLL_MUL_14 RCC_CFGR_PLLMUL14 /*!< PLL input clock*14 */
  404. #define LL_RCC_PLL_MUL_15 RCC_CFGR_PLLMUL15 /*!< PLL input clock*15 */
  405. #define LL_RCC_PLL_MUL_16 RCC_CFGR_PLLMUL16 /*!< PLL input clock*16 */
  406. /**
  407. * @}
  408. */
  409. /** @defgroup RCC_LL_EC_PLLSOURCE PLL SOURCE
  410. * @{
  411. */
  412. #define LL_RCC_PLLSOURCE_NONE 0x00000000U /*!< No clock selected as main PLL entry clock source */
  413. #define LL_RCC_PLLSOURCE_HSE RCC_CFGR_PLLSRC_HSE_PREDIV /*!< HSE/PREDIV clock selected as PLL entry clock source */
  414. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  415. #define LL_RCC_PLLSOURCE_HSI RCC_CFGR_PLLSRC_HSI_PREDIV /*!< HSI/PREDIV clock selected as PLL entry clock source */
  416. #if defined(RCC_CFGR_SW_HSI48)
  417. #define LL_RCC_PLLSOURCE_HSI48 RCC_CFGR_PLLSRC_HSI48_PREDIV /*!< HSI48/PREDIV clock selected as PLL entry clock source */
  418. #endif /* RCC_CFGR_SW_HSI48 */
  419. #else
  420. #define LL_RCC_PLLSOURCE_HSI_DIV_2 RCC_CFGR_PLLSRC_HSI_DIV2 /*!< HSI clock divided by 2 selected as PLL entry clock source */
  421. #define LL_RCC_PLLSOURCE_HSE_DIV_1 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV1) /*!< HSE clock selected as PLL entry clock source */
  422. #define LL_RCC_PLLSOURCE_HSE_DIV_2 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV2) /*!< HSE/2 clock selected as PLL entry clock source */
  423. #define LL_RCC_PLLSOURCE_HSE_DIV_3 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV3) /*!< HSE/3 clock selected as PLL entry clock source */
  424. #define LL_RCC_PLLSOURCE_HSE_DIV_4 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV4) /*!< HSE/4 clock selected as PLL entry clock source */
  425. #define LL_RCC_PLLSOURCE_HSE_DIV_5 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV5) /*!< HSE/5 clock selected as PLL entry clock source */
  426. #define LL_RCC_PLLSOURCE_HSE_DIV_6 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV6) /*!< HSE/6 clock selected as PLL entry clock source */
  427. #define LL_RCC_PLLSOURCE_HSE_DIV_7 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV7) /*!< HSE/7 clock selected as PLL entry clock source */
  428. #define LL_RCC_PLLSOURCE_HSE_DIV_8 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV8) /*!< HSE/8 clock selected as PLL entry clock source */
  429. #define LL_RCC_PLLSOURCE_HSE_DIV_9 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV9) /*!< HSE/9 clock selected as PLL entry clock source */
  430. #define LL_RCC_PLLSOURCE_HSE_DIV_10 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV10) /*!< HSE/10 clock selected as PLL entry clock source */
  431. #define LL_RCC_PLLSOURCE_HSE_DIV_11 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV11) /*!< HSE/11 clock selected as PLL entry clock source */
  432. #define LL_RCC_PLLSOURCE_HSE_DIV_12 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV12) /*!< HSE/12 clock selected as PLL entry clock source */
  433. #define LL_RCC_PLLSOURCE_HSE_DIV_13 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV13) /*!< HSE/13 clock selected as PLL entry clock source */
  434. #define LL_RCC_PLLSOURCE_HSE_DIV_14 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV14) /*!< HSE/14 clock selected as PLL entry clock source */
  435. #define LL_RCC_PLLSOURCE_HSE_DIV_15 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV15) /*!< HSE/15 clock selected as PLL entry clock source */
  436. #define LL_RCC_PLLSOURCE_HSE_DIV_16 (RCC_CFGR_PLLSRC_HSE_PREDIV | RCC_CFGR2_PREDIV_DIV16) /*!< HSE/16 clock selected as PLL entry clock source */
  437. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  438. /**
  439. * @}
  440. */
  441. /** @defgroup RCC_LL_EC_PREDIV_DIV PREDIV Division factor
  442. * @{
  443. */
  444. #define LL_RCC_PREDIV_DIV_1 RCC_CFGR2_PREDIV_DIV1 /*!< PREDIV input clock not divided */
  445. #define LL_RCC_PREDIV_DIV_2 RCC_CFGR2_PREDIV_DIV2 /*!< PREDIV input clock divided by 2 */
  446. #define LL_RCC_PREDIV_DIV_3 RCC_CFGR2_PREDIV_DIV3 /*!< PREDIV input clock divided by 3 */
  447. #define LL_RCC_PREDIV_DIV_4 RCC_CFGR2_PREDIV_DIV4 /*!< PREDIV input clock divided by 4 */
  448. #define LL_RCC_PREDIV_DIV_5 RCC_CFGR2_PREDIV_DIV5 /*!< PREDIV input clock divided by 5 */
  449. #define LL_RCC_PREDIV_DIV_6 RCC_CFGR2_PREDIV_DIV6 /*!< PREDIV input clock divided by 6 */
  450. #define LL_RCC_PREDIV_DIV_7 RCC_CFGR2_PREDIV_DIV7 /*!< PREDIV input clock divided by 7 */
  451. #define LL_RCC_PREDIV_DIV_8 RCC_CFGR2_PREDIV_DIV8 /*!< PREDIV input clock divided by 8 */
  452. #define LL_RCC_PREDIV_DIV_9 RCC_CFGR2_PREDIV_DIV9 /*!< PREDIV input clock divided by 9 */
  453. #define LL_RCC_PREDIV_DIV_10 RCC_CFGR2_PREDIV_DIV10 /*!< PREDIV input clock divided by 10 */
  454. #define LL_RCC_PREDIV_DIV_11 RCC_CFGR2_PREDIV_DIV11 /*!< PREDIV input clock divided by 11 */
  455. #define LL_RCC_PREDIV_DIV_12 RCC_CFGR2_PREDIV_DIV12 /*!< PREDIV input clock divided by 12 */
  456. #define LL_RCC_PREDIV_DIV_13 RCC_CFGR2_PREDIV_DIV13 /*!< PREDIV input clock divided by 13 */
  457. #define LL_RCC_PREDIV_DIV_14 RCC_CFGR2_PREDIV_DIV14 /*!< PREDIV input clock divided by 14 */
  458. #define LL_RCC_PREDIV_DIV_15 RCC_CFGR2_PREDIV_DIV15 /*!< PREDIV input clock divided by 15 */
  459. #define LL_RCC_PREDIV_DIV_16 RCC_CFGR2_PREDIV_DIV16 /*!< PREDIV input clock divided by 16 */
  460. /**
  461. * @}
  462. */
  463. /**
  464. * @}
  465. */
  466. /* Exported macro ------------------------------------------------------------*/
  467. /** @defgroup RCC_LL_Exported_Macros RCC Exported Macros
  468. * @{
  469. */
  470. /** @defgroup RCC_LL_EM_WRITE_READ Common Write and read registers Macros
  471. * @{
  472. */
  473. /**
  474. * @brief Write a value in RCC register
  475. * @param __REG__ Register to be written
  476. * @param __VALUE__ Value to be written in the register
  477. * @retval None
  478. */
  479. #define LL_RCC_WriteReg(__REG__, __VALUE__) WRITE_REG(RCC->__REG__, (__VALUE__))
  480. /**
  481. * @brief Read a value in RCC register
  482. * @param __REG__ Register to be read
  483. * @retval Register value
  484. */
  485. #define LL_RCC_ReadReg(__REG__) READ_REG(RCC->__REG__)
  486. /**
  487. * @}
  488. */
  489. /** @defgroup RCC_LL_EM_CALC_FREQ Calculate frequencies
  490. * @{
  491. */
  492. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  493. /**
  494. * @brief Helper macro to calculate the PLLCLK frequency
  495. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetMultiplicator()
  496. * , @ref LL_RCC_PLL_GetPrediv());
  497. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI/HSI48)
  498. * @param __PLLMUL__ This parameter can be one of the following values:
  499. * @arg @ref LL_RCC_PLL_MUL_2
  500. * @arg @ref LL_RCC_PLL_MUL_3
  501. * @arg @ref LL_RCC_PLL_MUL_4
  502. * @arg @ref LL_RCC_PLL_MUL_5
  503. * @arg @ref LL_RCC_PLL_MUL_6
  504. * @arg @ref LL_RCC_PLL_MUL_7
  505. * @arg @ref LL_RCC_PLL_MUL_8
  506. * @arg @ref LL_RCC_PLL_MUL_9
  507. * @arg @ref LL_RCC_PLL_MUL_10
  508. * @arg @ref LL_RCC_PLL_MUL_11
  509. * @arg @ref LL_RCC_PLL_MUL_12
  510. * @arg @ref LL_RCC_PLL_MUL_13
  511. * @arg @ref LL_RCC_PLL_MUL_14
  512. * @arg @ref LL_RCC_PLL_MUL_15
  513. * @arg @ref LL_RCC_PLL_MUL_16
  514. * @param __PLLPREDIV__ This parameter can be one of the following values:
  515. * @arg @ref LL_RCC_PREDIV_DIV_1
  516. * @arg @ref LL_RCC_PREDIV_DIV_2
  517. * @arg @ref LL_RCC_PREDIV_DIV_3
  518. * @arg @ref LL_RCC_PREDIV_DIV_4
  519. * @arg @ref LL_RCC_PREDIV_DIV_5
  520. * @arg @ref LL_RCC_PREDIV_DIV_6
  521. * @arg @ref LL_RCC_PREDIV_DIV_7
  522. * @arg @ref LL_RCC_PREDIV_DIV_8
  523. * @arg @ref LL_RCC_PREDIV_DIV_9
  524. * @arg @ref LL_RCC_PREDIV_DIV_10
  525. * @arg @ref LL_RCC_PREDIV_DIV_11
  526. * @arg @ref LL_RCC_PREDIV_DIV_12
  527. * @arg @ref LL_RCC_PREDIV_DIV_13
  528. * @arg @ref LL_RCC_PREDIV_DIV_14
  529. * @arg @ref LL_RCC_PREDIV_DIV_15
  530. * @arg @ref LL_RCC_PREDIV_DIV_16
  531. * @retval PLL clock frequency (in Hz)
  532. */
  533. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLMUL__, __PLLPREDIV__) \
  534. (((__INPUTFREQ__) / ((((__PLLPREDIV__) & RCC_CFGR2_PREDIV) + 1U))) * ((((__PLLMUL__) & RCC_CFGR_PLLMUL) >> RCC_POSITION_PLLMUL) + 2U))
  535. #else
  536. /**
  537. * @brief Helper macro to calculate the PLLCLK frequency
  538. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE / (@ref LL_RCC_PLL_GetPrediv () + 1), @ref LL_RCC_PLL_GetMultiplicator());
  539. * @param __INPUTFREQ__ PLL Input frequency (based on HSE div Prediv / HSI div 2)
  540. * @param __PLLMUL__ This parameter can be one of the following values:
  541. * @arg @ref LL_RCC_PLL_MUL_2
  542. * @arg @ref LL_RCC_PLL_MUL_3
  543. * @arg @ref LL_RCC_PLL_MUL_4
  544. * @arg @ref LL_RCC_PLL_MUL_5
  545. * @arg @ref LL_RCC_PLL_MUL_6
  546. * @arg @ref LL_RCC_PLL_MUL_7
  547. * @arg @ref LL_RCC_PLL_MUL_8
  548. * @arg @ref LL_RCC_PLL_MUL_9
  549. * @arg @ref LL_RCC_PLL_MUL_10
  550. * @arg @ref LL_RCC_PLL_MUL_11
  551. * @arg @ref LL_RCC_PLL_MUL_12
  552. * @arg @ref LL_RCC_PLL_MUL_13
  553. * @arg @ref LL_RCC_PLL_MUL_14
  554. * @arg @ref LL_RCC_PLL_MUL_15
  555. * @arg @ref LL_RCC_PLL_MUL_16
  556. * @retval PLL clock frequency (in Hz)
  557. */
  558. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLMUL__) \
  559. ((__INPUTFREQ__) * ((((__PLLMUL__) & RCC_CFGR_PLLMUL) >> RCC_POSITION_PLLMUL) + 2U))
  560. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  561. /**
  562. * @brief Helper macro to calculate the HCLK frequency
  563. * @note: __AHBPRESCALER__ be retrieved by @ref LL_RCC_GetAHBPrescaler
  564. * ex: __LL_RCC_CALC_HCLK_FREQ(LL_RCC_GetAHBPrescaler())
  565. * @param __SYSCLKFREQ__ SYSCLK frequency (based on HSE/HSI/PLLCLK)
  566. * @param __AHBPRESCALER__ This parameter can be one of the following values:
  567. * @arg @ref LL_RCC_SYSCLK_DIV_1
  568. * @arg @ref LL_RCC_SYSCLK_DIV_2
  569. * @arg @ref LL_RCC_SYSCLK_DIV_4
  570. * @arg @ref LL_RCC_SYSCLK_DIV_8
  571. * @arg @ref LL_RCC_SYSCLK_DIV_16
  572. * @arg @ref LL_RCC_SYSCLK_DIV_64
  573. * @arg @ref LL_RCC_SYSCLK_DIV_128
  574. * @arg @ref LL_RCC_SYSCLK_DIV_256
  575. * @arg @ref LL_RCC_SYSCLK_DIV_512
  576. * @retval HCLK clock frequency (in Hz)
  577. */
  578. #define __LL_RCC_CALC_HCLK_FREQ(__SYSCLKFREQ__, __AHBPRESCALER__) ((__SYSCLKFREQ__) >> AHBPrescTable[((__AHBPRESCALER__) & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos])
  579. /**
  580. * @brief Helper macro to calculate the PCLK1 frequency (ABP1)
  581. * @note: __APB1PRESCALER__ be retrieved by @ref LL_RCC_GetAPB1Prescaler
  582. * ex: __LL_RCC_CALC_PCLK1_FREQ(LL_RCC_GetAPB1Prescaler())
  583. * @param __HCLKFREQ__ HCLK frequency
  584. * @param __APB1PRESCALER__ This parameter can be one of the following values:
  585. * @arg @ref LL_RCC_APB1_DIV_1
  586. * @arg @ref LL_RCC_APB1_DIV_2
  587. * @arg @ref LL_RCC_APB1_DIV_4
  588. * @arg @ref LL_RCC_APB1_DIV_8
  589. * @arg @ref LL_RCC_APB1_DIV_16
  590. * @retval PCLK1 clock frequency (in Hz)
  591. */
  592. #define __LL_RCC_CALC_PCLK1_FREQ(__HCLKFREQ__, __APB1PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB1PRESCALER__) >> RCC_CFGR_PPRE_Pos])
  593. /**
  594. * @}
  595. */
  596. /**
  597. * @}
  598. */
  599. /* Exported functions --------------------------------------------------------*/
  600. /** @defgroup RCC_LL_Exported_Functions RCC Exported Functions
  601. * @{
  602. */
  603. /** @defgroup RCC_LL_EF_HSE HSE
  604. * @{
  605. */
  606. /**
  607. * @brief Enable the Clock Security System.
  608. * @rmtoll CR CSSON LL_RCC_HSE_EnableCSS
  609. * @retval None
  610. */
  611. __STATIC_INLINE void LL_RCC_HSE_EnableCSS(void)
  612. {
  613. SET_BIT(RCC->CR, RCC_CR_CSSON);
  614. }
  615. /**
  616. * @brief Disable the Clock Security System.
  617. * @note Cannot be disabled in HSE is ready (only by hardware)
  618. * @rmtoll CR CSSON LL_RCC_HSE_DisableCSS
  619. * @retval None
  620. */
  621. __STATIC_INLINE void LL_RCC_HSE_DisableCSS(void)
  622. {
  623. CLEAR_BIT(RCC->CR, RCC_CR_CSSON);
  624. }
  625. /**
  626. * @brief Enable HSE external oscillator (HSE Bypass)
  627. * @rmtoll CR HSEBYP LL_RCC_HSE_EnableBypass
  628. * @retval None
  629. */
  630. __STATIC_INLINE void LL_RCC_HSE_EnableBypass(void)
  631. {
  632. SET_BIT(RCC->CR, RCC_CR_HSEBYP);
  633. }
  634. /**
  635. * @brief Disable HSE external oscillator (HSE Bypass)
  636. * @rmtoll CR HSEBYP LL_RCC_HSE_DisableBypass
  637. * @retval None
  638. */
  639. __STATIC_INLINE void LL_RCC_HSE_DisableBypass(void)
  640. {
  641. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP);
  642. }
  643. /**
  644. * @brief Enable HSE crystal oscillator (HSE ON)
  645. * @rmtoll CR HSEON LL_RCC_HSE_Enable
  646. * @retval None
  647. */
  648. __STATIC_INLINE void LL_RCC_HSE_Enable(void)
  649. {
  650. SET_BIT(RCC->CR, RCC_CR_HSEON);
  651. }
  652. /**
  653. * @brief Disable HSE crystal oscillator (HSE ON)
  654. * @rmtoll CR HSEON LL_RCC_HSE_Disable
  655. * @retval None
  656. */
  657. __STATIC_INLINE void LL_RCC_HSE_Disable(void)
  658. {
  659. CLEAR_BIT(RCC->CR, RCC_CR_HSEON);
  660. }
  661. /**
  662. * @brief Check if HSE oscillator Ready
  663. * @rmtoll CR HSERDY LL_RCC_HSE_IsReady
  664. * @retval State of bit (1 or 0).
  665. */
  666. __STATIC_INLINE uint32_t LL_RCC_HSE_IsReady(void)
  667. {
  668. return (READ_BIT(RCC->CR, RCC_CR_HSERDY) == (RCC_CR_HSERDY));
  669. }
  670. /**
  671. * @}
  672. */
  673. /** @defgroup RCC_LL_EF_HSI HSI
  674. * @{
  675. */
  676. /**
  677. * @brief Enable HSI oscillator
  678. * @rmtoll CR HSION LL_RCC_HSI_Enable
  679. * @retval None
  680. */
  681. __STATIC_INLINE void LL_RCC_HSI_Enable(void)
  682. {
  683. SET_BIT(RCC->CR, RCC_CR_HSION);
  684. }
  685. /**
  686. * @brief Disable HSI oscillator
  687. * @rmtoll CR HSION LL_RCC_HSI_Disable
  688. * @retval None
  689. */
  690. __STATIC_INLINE void LL_RCC_HSI_Disable(void)
  691. {
  692. CLEAR_BIT(RCC->CR, RCC_CR_HSION);
  693. }
  694. /**
  695. * @brief Check if HSI clock is ready
  696. * @rmtoll CR HSIRDY LL_RCC_HSI_IsReady
  697. * @retval State of bit (1 or 0).
  698. */
  699. __STATIC_INLINE uint32_t LL_RCC_HSI_IsReady(void)
  700. {
  701. return (READ_BIT(RCC->CR, RCC_CR_HSIRDY) == (RCC_CR_HSIRDY));
  702. }
  703. /**
  704. * @brief Get HSI Calibration value
  705. * @note When HSITRIM is written, HSICAL is updated with the sum of
  706. * HSITRIM and the factory trim value
  707. * @rmtoll CR HSICAL LL_RCC_HSI_GetCalibration
  708. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  709. */
  710. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibration(void)
  711. {
  712. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSICAL) >> RCC_CR_HSICAL_Pos);
  713. }
  714. /**
  715. * @brief Set HSI Calibration trimming
  716. * @note user-programmable trimming value that is added to the HSICAL
  717. * @note Default value is 16, which, when added to the HSICAL value,
  718. * should trim the HSI to 16 MHz +/- 1 %
  719. * @rmtoll CR HSITRIM LL_RCC_HSI_SetCalibTrimming
  720. * @param Value between Min_Data = 0x00 and Max_Data = 0x1F
  721. * @retval None
  722. */
  723. __STATIC_INLINE void LL_RCC_HSI_SetCalibTrimming(uint32_t Value)
  724. {
  725. MODIFY_REG(RCC->CR, RCC_CR_HSITRIM, Value << RCC_CR_HSITRIM_Pos);
  726. }
  727. /**
  728. * @brief Get HSI Calibration trimming
  729. * @rmtoll CR HSITRIM LL_RCC_HSI_GetCalibTrimming
  730. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  731. */
  732. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibTrimming(void)
  733. {
  734. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSITRIM) >> RCC_CR_HSITRIM_Pos);
  735. }
  736. /**
  737. * @}
  738. */
  739. #if defined(RCC_HSI48_SUPPORT)
  740. /** @defgroup RCC_LL_EF_HSI48 HSI48
  741. * @{
  742. */
  743. /**
  744. * @brief Enable HSI48
  745. * @rmtoll CR2 HSI48ON LL_RCC_HSI48_Enable
  746. * @retval None
  747. */
  748. __STATIC_INLINE void LL_RCC_HSI48_Enable(void)
  749. {
  750. SET_BIT(RCC->CR2, RCC_CR2_HSI48ON);
  751. }
  752. /**
  753. * @brief Disable HSI48
  754. * @rmtoll CR2 HSI48ON LL_RCC_HSI48_Disable
  755. * @retval None
  756. */
  757. __STATIC_INLINE void LL_RCC_HSI48_Disable(void)
  758. {
  759. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI48ON);
  760. }
  761. /**
  762. * @brief Check if HSI48 oscillator Ready
  763. * @rmtoll CR2 HSI48RDY LL_RCC_HSI48_IsReady
  764. * @retval State of bit (1 or 0).
  765. */
  766. __STATIC_INLINE uint32_t LL_RCC_HSI48_IsReady(void)
  767. {
  768. return (READ_BIT(RCC->CR2, RCC_CR2_HSI48RDY) == (RCC_CR2_HSI48RDY));
  769. }
  770. /**
  771. * @brief Get HSI48 Calibration value
  772. * @rmtoll CR2 HSI48CAL LL_RCC_HSI48_GetCalibration
  773. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  774. */
  775. __STATIC_INLINE uint32_t LL_RCC_HSI48_GetCalibration(void)
  776. {
  777. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI48CAL) >> RCC_POSITION_HSI48CAL);
  778. }
  779. /**
  780. * @}
  781. */
  782. #endif /* RCC_HSI48_SUPPORT */
  783. /** @defgroup RCC_LL_EF_HSI14 HSI14
  784. * @{
  785. */
  786. /**
  787. * @brief Enable HSI14
  788. * @rmtoll CR2 HSI14ON LL_RCC_HSI14_Enable
  789. * @retval None
  790. */
  791. __STATIC_INLINE void LL_RCC_HSI14_Enable(void)
  792. {
  793. SET_BIT(RCC->CR2, RCC_CR2_HSI14ON);
  794. }
  795. /**
  796. * @brief Disable HSI14
  797. * @rmtoll CR2 HSI14ON LL_RCC_HSI14_Disable
  798. * @retval None
  799. */
  800. __STATIC_INLINE void LL_RCC_HSI14_Disable(void)
  801. {
  802. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI14ON);
  803. }
  804. /**
  805. * @brief Check if HSI14 oscillator Ready
  806. * @rmtoll CR2 HSI14RDY LL_RCC_HSI14_IsReady
  807. * @retval State of bit (1 or 0).
  808. */
  809. __STATIC_INLINE uint32_t LL_RCC_HSI14_IsReady(void)
  810. {
  811. return (READ_BIT(RCC->CR2, RCC_CR2_HSI14RDY) == (RCC_CR2_HSI14RDY));
  812. }
  813. /**
  814. * @brief ADC interface can turn on the HSI14 oscillator
  815. * @rmtoll CR2 HSI14DIS LL_RCC_HSI14_EnableADCControl
  816. * @retval None
  817. */
  818. __STATIC_INLINE void LL_RCC_HSI14_EnableADCControl(void)
  819. {
  820. CLEAR_BIT(RCC->CR2, RCC_CR2_HSI14DIS);
  821. }
  822. /**
  823. * @brief ADC interface can not turn on the HSI14 oscillator
  824. * @rmtoll CR2 HSI14DIS LL_RCC_HSI14_DisableADCControl
  825. * @retval None
  826. */
  827. __STATIC_INLINE void LL_RCC_HSI14_DisableADCControl(void)
  828. {
  829. SET_BIT(RCC->CR2, RCC_CR2_HSI14DIS);
  830. }
  831. /**
  832. * @brief Set HSI14 Calibration trimming
  833. * @note user-programmable trimming value that is added to the HSI14CAL
  834. * @note Default value is 16, which, when added to the HSI14CAL value,
  835. * should trim the HSI14 to 14 MHz +/- 1 %
  836. * @rmtoll CR2 HSI14TRIM LL_RCC_HSI14_SetCalibTrimming
  837. * @param Value between Min_Data = 0x00 and Max_Data = 0xFF
  838. * @retval None
  839. */
  840. __STATIC_INLINE void LL_RCC_HSI14_SetCalibTrimming(uint32_t Value)
  841. {
  842. MODIFY_REG(RCC->CR2, RCC_CR2_HSI14TRIM, Value << RCC_POSITION_HSI14TRIM);
  843. }
  844. /**
  845. * @brief Get HSI14 Calibration value
  846. * @note When HSI14TRIM is written, HSI14CAL is updated with the sum of
  847. * HSI14TRIM and the factory trim value
  848. * @rmtoll CR2 HSI14TRIM LL_RCC_HSI14_GetCalibTrimming
  849. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  850. */
  851. __STATIC_INLINE uint32_t LL_RCC_HSI14_GetCalibTrimming(void)
  852. {
  853. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI14TRIM) >> RCC_POSITION_HSI14TRIM);
  854. }
  855. /**
  856. * @brief Get HSI14 Calibration trimming
  857. * @rmtoll CR2 HSI14CAL LL_RCC_HSI14_GetCalibration
  858. * @retval Between Min_Data = 0x00 and Max_Data = 0x1F
  859. */
  860. __STATIC_INLINE uint32_t LL_RCC_HSI14_GetCalibration(void)
  861. {
  862. return (uint32_t)(READ_BIT(RCC->CR2, RCC_CR2_HSI14CAL) >> RCC_POSITION_HSI14CAL);
  863. }
  864. /**
  865. * @}
  866. */
  867. /** @defgroup RCC_LL_EF_LSE LSE
  868. * @{
  869. */
  870. /**
  871. * @brief Enable Low Speed External (LSE) crystal.
  872. * @rmtoll BDCR LSEON LL_RCC_LSE_Enable
  873. * @retval None
  874. */
  875. __STATIC_INLINE void LL_RCC_LSE_Enable(void)
  876. {
  877. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  878. }
  879. /**
  880. * @brief Disable Low Speed External (LSE) crystal.
  881. * @rmtoll BDCR LSEON LL_RCC_LSE_Disable
  882. * @retval None
  883. */
  884. __STATIC_INLINE void LL_RCC_LSE_Disable(void)
  885. {
  886. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  887. }
  888. /**
  889. * @brief Enable external clock source (LSE bypass).
  890. * @rmtoll BDCR LSEBYP LL_RCC_LSE_EnableBypass
  891. * @retval None
  892. */
  893. __STATIC_INLINE void LL_RCC_LSE_EnableBypass(void)
  894. {
  895. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  896. }
  897. /**
  898. * @brief Disable external clock source (LSE bypass).
  899. * @rmtoll BDCR LSEBYP LL_RCC_LSE_DisableBypass
  900. * @retval None
  901. */
  902. __STATIC_INLINE void LL_RCC_LSE_DisableBypass(void)
  903. {
  904. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  905. }
  906. /**
  907. * @brief Set LSE oscillator drive capability
  908. * @note The oscillator is in Xtal mode when it is not in bypass mode.
  909. * @rmtoll BDCR LSEDRV LL_RCC_LSE_SetDriveCapability
  910. * @param LSEDrive This parameter can be one of the following values:
  911. * @arg @ref LL_RCC_LSEDRIVE_LOW
  912. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMLOW
  913. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMHIGH
  914. * @arg @ref LL_RCC_LSEDRIVE_HIGH
  915. * @retval None
  916. */
  917. __STATIC_INLINE void LL_RCC_LSE_SetDriveCapability(uint32_t LSEDrive)
  918. {
  919. MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, LSEDrive);
  920. }
  921. /**
  922. * @brief Get LSE oscillator drive capability
  923. * @rmtoll BDCR LSEDRV LL_RCC_LSE_GetDriveCapability
  924. * @retval Returned value can be one of the following values:
  925. * @arg @ref LL_RCC_LSEDRIVE_LOW
  926. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMLOW
  927. * @arg @ref LL_RCC_LSEDRIVE_MEDIUMHIGH
  928. * @arg @ref LL_RCC_LSEDRIVE_HIGH
  929. */
  930. __STATIC_INLINE uint32_t LL_RCC_LSE_GetDriveCapability(void)
  931. {
  932. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_LSEDRV));
  933. }
  934. /**
  935. * @brief Check if LSE oscillator Ready
  936. * @rmtoll BDCR LSERDY LL_RCC_LSE_IsReady
  937. * @retval State of bit (1 or 0).
  938. */
  939. __STATIC_INLINE uint32_t LL_RCC_LSE_IsReady(void)
  940. {
  941. return (READ_BIT(RCC->BDCR, RCC_BDCR_LSERDY) == (RCC_BDCR_LSERDY));
  942. }
  943. /**
  944. * @}
  945. */
  946. /** @defgroup RCC_LL_EF_LSI LSI
  947. * @{
  948. */
  949. /**
  950. * @brief Enable LSI Oscillator
  951. * @rmtoll CSR LSION LL_RCC_LSI_Enable
  952. * @retval None
  953. */
  954. __STATIC_INLINE void LL_RCC_LSI_Enable(void)
  955. {
  956. SET_BIT(RCC->CSR, RCC_CSR_LSION);
  957. }
  958. /**
  959. * @brief Disable LSI Oscillator
  960. * @rmtoll CSR LSION LL_RCC_LSI_Disable
  961. * @retval None
  962. */
  963. __STATIC_INLINE void LL_RCC_LSI_Disable(void)
  964. {
  965. CLEAR_BIT(RCC->CSR, RCC_CSR_LSION);
  966. }
  967. /**
  968. * @brief Check if LSI is Ready
  969. * @rmtoll CSR LSIRDY LL_RCC_LSI_IsReady
  970. * @retval State of bit (1 or 0).
  971. */
  972. __STATIC_INLINE uint32_t LL_RCC_LSI_IsReady(void)
  973. {
  974. return (READ_BIT(RCC->CSR, RCC_CSR_LSIRDY) == (RCC_CSR_LSIRDY));
  975. }
  976. /**
  977. * @}
  978. */
  979. /** @defgroup RCC_LL_EF_System System
  980. * @{
  981. */
  982. /**
  983. * @brief Configure the system clock source
  984. * @rmtoll CFGR SW LL_RCC_SetSysClkSource
  985. * @param Source This parameter can be one of the following values:
  986. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI
  987. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSE
  988. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLL
  989. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI48 (*)
  990. *
  991. * (*) value not defined in all devices
  992. * @retval None
  993. */
  994. __STATIC_INLINE void LL_RCC_SetSysClkSource(uint32_t Source)
  995. {
  996. MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, Source);
  997. }
  998. /**
  999. * @brief Get the system clock source
  1000. * @rmtoll CFGR SWS LL_RCC_GetSysClkSource
  1001. * @retval Returned value can be one of the following values:
  1002. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI
  1003. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSE
  1004. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLL
  1005. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI48 (*)
  1006. *
  1007. * (*) value not defined in all devices
  1008. */
  1009. __STATIC_INLINE uint32_t LL_RCC_GetSysClkSource(void)
  1010. {
  1011. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_SWS));
  1012. }
  1013. /**
  1014. * @brief Set AHB prescaler
  1015. * @rmtoll CFGR HPRE LL_RCC_SetAHBPrescaler
  1016. * @param Prescaler This parameter can be one of the following values:
  1017. * @arg @ref LL_RCC_SYSCLK_DIV_1
  1018. * @arg @ref LL_RCC_SYSCLK_DIV_2
  1019. * @arg @ref LL_RCC_SYSCLK_DIV_4
  1020. * @arg @ref LL_RCC_SYSCLK_DIV_8
  1021. * @arg @ref LL_RCC_SYSCLK_DIV_16
  1022. * @arg @ref LL_RCC_SYSCLK_DIV_64
  1023. * @arg @ref LL_RCC_SYSCLK_DIV_128
  1024. * @arg @ref LL_RCC_SYSCLK_DIV_256
  1025. * @arg @ref LL_RCC_SYSCLK_DIV_512
  1026. * @retval None
  1027. */
  1028. __STATIC_INLINE void LL_RCC_SetAHBPrescaler(uint32_t Prescaler)
  1029. {
  1030. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, Prescaler);
  1031. }
  1032. /**
  1033. * @brief Set APB1 prescaler
  1034. * @rmtoll CFGR PPRE LL_RCC_SetAPB1Prescaler
  1035. * @param Prescaler This parameter can be one of the following values:
  1036. * @arg @ref LL_RCC_APB1_DIV_1
  1037. * @arg @ref LL_RCC_APB1_DIV_2
  1038. * @arg @ref LL_RCC_APB1_DIV_4
  1039. * @arg @ref LL_RCC_APB1_DIV_8
  1040. * @arg @ref LL_RCC_APB1_DIV_16
  1041. * @retval None
  1042. */
  1043. __STATIC_INLINE void LL_RCC_SetAPB1Prescaler(uint32_t Prescaler)
  1044. {
  1045. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE, Prescaler);
  1046. }
  1047. /**
  1048. * @brief Get AHB prescaler
  1049. * @rmtoll CFGR HPRE LL_RCC_GetAHBPrescaler
  1050. * @retval Returned value can be one of the following values:
  1051. * @arg @ref LL_RCC_SYSCLK_DIV_1
  1052. * @arg @ref LL_RCC_SYSCLK_DIV_2
  1053. * @arg @ref LL_RCC_SYSCLK_DIV_4
  1054. * @arg @ref LL_RCC_SYSCLK_DIV_8
  1055. * @arg @ref LL_RCC_SYSCLK_DIV_16
  1056. * @arg @ref LL_RCC_SYSCLK_DIV_64
  1057. * @arg @ref LL_RCC_SYSCLK_DIV_128
  1058. * @arg @ref LL_RCC_SYSCLK_DIV_256
  1059. * @arg @ref LL_RCC_SYSCLK_DIV_512
  1060. */
  1061. __STATIC_INLINE uint32_t LL_RCC_GetAHBPrescaler(void)
  1062. {
  1063. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_HPRE));
  1064. }
  1065. /**
  1066. * @brief Get APB1 prescaler
  1067. * @rmtoll CFGR PPRE LL_RCC_GetAPB1Prescaler
  1068. * @retval Returned value can be one of the following values:
  1069. * @arg @ref LL_RCC_APB1_DIV_1
  1070. * @arg @ref LL_RCC_APB1_DIV_2
  1071. * @arg @ref LL_RCC_APB1_DIV_4
  1072. * @arg @ref LL_RCC_APB1_DIV_8
  1073. * @arg @ref LL_RCC_APB1_DIV_16
  1074. */
  1075. __STATIC_INLINE uint32_t LL_RCC_GetAPB1Prescaler(void)
  1076. {
  1077. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE));
  1078. }
  1079. /**
  1080. * @}
  1081. */
  1082. /** @defgroup RCC_LL_EF_MCO MCO
  1083. * @{
  1084. */
  1085. /**
  1086. * @brief Configure MCOx
  1087. * @rmtoll CFGR MCO LL_RCC_ConfigMCO\n
  1088. * CFGR MCOPRE LL_RCC_ConfigMCO\n
  1089. * CFGR PLLNODIV LL_RCC_ConfigMCO
  1090. * @param MCOxSource This parameter can be one of the following values:
  1091. * @arg @ref LL_RCC_MCO1SOURCE_NOCLOCK
  1092. * @arg @ref LL_RCC_MCO1SOURCE_HSI14
  1093. * @arg @ref LL_RCC_MCO1SOURCE_SYSCLK
  1094. * @arg @ref LL_RCC_MCO1SOURCE_HSI
  1095. * @arg @ref LL_RCC_MCO1SOURCE_HSE
  1096. * @arg @ref LL_RCC_MCO1SOURCE_LSI
  1097. * @arg @ref LL_RCC_MCO1SOURCE_LSE
  1098. * @arg @ref LL_RCC_MCO1SOURCE_HSI48 (*)
  1099. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK (*)
  1100. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK_DIV_2
  1101. *
  1102. * (*) value not defined in all devices
  1103. * @param MCOxPrescaler This parameter can be one of the following values:
  1104. * @arg @ref LL_RCC_MCO1_DIV_1
  1105. * @arg @ref LL_RCC_MCO1_DIV_2 (*)
  1106. * @arg @ref LL_RCC_MCO1_DIV_4 (*)
  1107. * @arg @ref LL_RCC_MCO1_DIV_8 (*)
  1108. * @arg @ref LL_RCC_MCO1_DIV_16 (*)
  1109. * @arg @ref LL_RCC_MCO1_DIV_32 (*)
  1110. * @arg @ref LL_RCC_MCO1_DIV_64 (*)
  1111. * @arg @ref LL_RCC_MCO1_DIV_128 (*)
  1112. *
  1113. * (*) value not defined in all devices
  1114. * @retval None
  1115. */
  1116. __STATIC_INLINE void LL_RCC_ConfigMCO(uint32_t MCOxSource, uint32_t MCOxPrescaler)
  1117. {
  1118. #if defined(RCC_CFGR_MCOPRE)
  1119. #if defined(RCC_CFGR_PLLNODIV)
  1120. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL | RCC_CFGR_MCOPRE | RCC_CFGR_PLLNODIV, MCOxSource | MCOxPrescaler);
  1121. #else
  1122. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL | RCC_CFGR_MCOPRE, MCOxSource | MCOxPrescaler);
  1123. #endif /* RCC_CFGR_PLLNODIV */
  1124. #else
  1125. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCOSEL, MCOxSource);
  1126. #endif /* RCC_CFGR_MCOPRE */
  1127. }
  1128. /**
  1129. * @}
  1130. */
  1131. /** @defgroup RCC_LL_EF_Peripheral_Clock_Source Peripheral Clock Source
  1132. * @{
  1133. */
  1134. /**
  1135. * @brief Configure USARTx clock source
  1136. * @rmtoll CFGR3 USART1SW LL_RCC_SetUSARTClockSource\n
  1137. * CFGR3 USART2SW LL_RCC_SetUSARTClockSource\n
  1138. * CFGR3 USART3SW LL_RCC_SetUSARTClockSource
  1139. * @param USARTxSource This parameter can be one of the following values:
  1140. * @arg @ref LL_RCC_USART1_CLKSOURCE_PCLK1
  1141. * @arg @ref LL_RCC_USART1_CLKSOURCE_SYSCLK
  1142. * @arg @ref LL_RCC_USART1_CLKSOURCE_LSE
  1143. * @arg @ref LL_RCC_USART1_CLKSOURCE_HSI
  1144. * @arg @ref LL_RCC_USART2_CLKSOURCE_PCLK1 (*)
  1145. * @arg @ref LL_RCC_USART2_CLKSOURCE_SYSCLK (*)
  1146. * @arg @ref LL_RCC_USART2_CLKSOURCE_LSE (*)
  1147. * @arg @ref LL_RCC_USART2_CLKSOURCE_HSI (*)
  1148. * @arg @ref LL_RCC_USART3_CLKSOURCE_PCLK1 (*)
  1149. * @arg @ref LL_RCC_USART3_CLKSOURCE_SYSCLK (*)
  1150. * @arg @ref LL_RCC_USART3_CLKSOURCE_LSE (*)
  1151. * @arg @ref LL_RCC_USART3_CLKSOURCE_HSI (*)
  1152. *
  1153. * (*) value not defined in all devices.
  1154. * @retval None
  1155. */
  1156. __STATIC_INLINE void LL_RCC_SetUSARTClockSource(uint32_t USARTxSource)
  1157. {
  1158. MODIFY_REG(RCC->CFGR3, (RCC_CFGR3_USART1SW << ((USARTxSource & 0xFF000000U) >> 24U)), (USARTxSource & 0x00FFFFFFU));
  1159. }
  1160. /**
  1161. * @brief Configure I2Cx clock source
  1162. * @rmtoll CFGR3 I2C1SW LL_RCC_SetI2CClockSource
  1163. * @param I2CxSource This parameter can be one of the following values:
  1164. * @arg @ref LL_RCC_I2C1_CLKSOURCE_HSI
  1165. * @arg @ref LL_RCC_I2C1_CLKSOURCE_SYSCLK
  1166. * @retval None
  1167. */
  1168. __STATIC_INLINE void LL_RCC_SetI2CClockSource(uint32_t I2CxSource)
  1169. {
  1170. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C1SW, I2CxSource);
  1171. }
  1172. #if defined(CEC)
  1173. /**
  1174. * @brief Configure CEC clock source
  1175. * @rmtoll CFGR3 CECSW LL_RCC_SetCECClockSource
  1176. * @param CECxSource This parameter can be one of the following values:
  1177. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV244
  1178. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  1179. * @retval None
  1180. */
  1181. __STATIC_INLINE void LL_RCC_SetCECClockSource(uint32_t CECxSource)
  1182. {
  1183. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_CECSW, CECxSource);
  1184. }
  1185. #endif /* CEC */
  1186. #if defined(USB)
  1187. /**
  1188. * @brief Configure USB clock source
  1189. * @rmtoll CFGR3 USBSW LL_RCC_SetUSBClockSource
  1190. * @param USBxSource This parameter can be one of the following values:
  1191. * @arg @ref LL_RCC_USB_CLKSOURCE_HSI48 (*)
  1192. * @arg @ref LL_RCC_USB_CLKSOURCE_NONE (*)
  1193. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  1194. *
  1195. * (*) value not defined in all devices.
  1196. * @retval None
  1197. */
  1198. __STATIC_INLINE void LL_RCC_SetUSBClockSource(uint32_t USBxSource)
  1199. {
  1200. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_USBSW, USBxSource);
  1201. }
  1202. #endif /* USB */
  1203. /**
  1204. * @brief Get USARTx clock source
  1205. * @rmtoll CFGR3 USART1SW LL_RCC_GetUSARTClockSource\n
  1206. * CFGR3 USART2SW LL_RCC_GetUSARTClockSource\n
  1207. * CFGR3 USART3SW LL_RCC_GetUSARTClockSource
  1208. * @param USARTx This parameter can be one of the following values:
  1209. * @arg @ref LL_RCC_USART1_CLKSOURCE
  1210. * @arg @ref LL_RCC_USART2_CLKSOURCE (*)
  1211. * @arg @ref LL_RCC_USART3_CLKSOURCE (*)
  1212. *
  1213. * (*) value not defined in all devices.
  1214. * @retval Returned value can be one of the following values:
  1215. * @arg @ref LL_RCC_USART1_CLKSOURCE_PCLK1
  1216. * @arg @ref LL_RCC_USART1_CLKSOURCE_SYSCLK
  1217. * @arg @ref LL_RCC_USART1_CLKSOURCE_LSE
  1218. * @arg @ref LL_RCC_USART1_CLKSOURCE_HSI
  1219. * @arg @ref LL_RCC_USART2_CLKSOURCE_PCLK1 (*)
  1220. * @arg @ref LL_RCC_USART2_CLKSOURCE_SYSCLK (*)
  1221. * @arg @ref LL_RCC_USART2_CLKSOURCE_LSE (*)
  1222. * @arg @ref LL_RCC_USART2_CLKSOURCE_HSI (*)
  1223. * @arg @ref LL_RCC_USART3_CLKSOURCE_PCLK1 (*)
  1224. * @arg @ref LL_RCC_USART3_CLKSOURCE_SYSCLK (*)
  1225. * @arg @ref LL_RCC_USART3_CLKSOURCE_LSE (*)
  1226. * @arg @ref LL_RCC_USART3_CLKSOURCE_HSI (*)
  1227. *
  1228. * (*) value not defined in all devices.
  1229. */
  1230. __STATIC_INLINE uint32_t LL_RCC_GetUSARTClockSource(uint32_t USARTx)
  1231. {
  1232. return (uint32_t)(READ_BIT(RCC->CFGR3, (RCC_CFGR3_USART1SW << USARTx)) | (USARTx << 24U));
  1233. }
  1234. /**
  1235. * @brief Get I2Cx clock source
  1236. * @rmtoll CFGR3 I2C1SW LL_RCC_GetI2CClockSource
  1237. * @param I2Cx This parameter can be one of the following values:
  1238. * @arg @ref LL_RCC_I2C1_CLKSOURCE
  1239. * @retval Returned value can be one of the following values:
  1240. * @arg @ref LL_RCC_I2C1_CLKSOURCE_HSI
  1241. * @arg @ref LL_RCC_I2C1_CLKSOURCE_SYSCLK
  1242. */
  1243. __STATIC_INLINE uint32_t LL_RCC_GetI2CClockSource(uint32_t I2Cx)
  1244. {
  1245. return (uint32_t)(READ_BIT(RCC->CFGR3, I2Cx));
  1246. }
  1247. #if defined(CEC)
  1248. /**
  1249. * @brief Get CEC clock source
  1250. * @rmtoll CFGR3 CECSW LL_RCC_GetCECClockSource
  1251. * @param CECx This parameter can be one of the following values:
  1252. * @arg @ref LL_RCC_CEC_CLKSOURCE
  1253. * @retval Returned value can be one of the following values:
  1254. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV244
  1255. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  1256. */
  1257. __STATIC_INLINE uint32_t LL_RCC_GetCECClockSource(uint32_t CECx)
  1258. {
  1259. return (uint32_t)(READ_BIT(RCC->CFGR3, CECx));
  1260. }
  1261. #endif /* CEC */
  1262. #if defined(USB)
  1263. /**
  1264. * @brief Get USBx clock source
  1265. * @rmtoll CFGR3 USBSW LL_RCC_GetUSBClockSource
  1266. * @param USBx This parameter can be one of the following values:
  1267. * @arg @ref LL_RCC_USB_CLKSOURCE
  1268. * @retval Returned value can be one of the following values:
  1269. * @arg @ref LL_RCC_USB_CLKSOURCE_HSI48 (*)
  1270. * @arg @ref LL_RCC_USB_CLKSOURCE_NONE (*)
  1271. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  1272. *
  1273. * (*) value not defined in all devices.
  1274. */
  1275. __STATIC_INLINE uint32_t LL_RCC_GetUSBClockSource(uint32_t USBx)
  1276. {
  1277. return (uint32_t)(READ_BIT(RCC->CFGR3, USBx));
  1278. }
  1279. #endif /* USB */
  1280. /**
  1281. * @}
  1282. */
  1283. /** @defgroup RCC_LL_EF_RTC RTC
  1284. * @{
  1285. */
  1286. /**
  1287. * @brief Set RTC Clock Source
  1288. * @note Once the RTC clock source has been selected, it cannot be changed any more unless
  1289. * the Backup domain is reset. The BDRST bit can be used to reset them.
  1290. * @rmtoll BDCR RTCSEL LL_RCC_SetRTCClockSource
  1291. * @param Source This parameter can be one of the following values:
  1292. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  1293. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  1294. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  1295. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE_DIV32
  1296. * @retval None
  1297. */
  1298. __STATIC_INLINE void LL_RCC_SetRTCClockSource(uint32_t Source)
  1299. {
  1300. MODIFY_REG(RCC->BDCR, RCC_BDCR_RTCSEL, Source);
  1301. }
  1302. /**
  1303. * @brief Get RTC Clock Source
  1304. * @rmtoll BDCR RTCSEL LL_RCC_GetRTCClockSource
  1305. * @retval Returned value can be one of the following values:
  1306. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  1307. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  1308. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  1309. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE_DIV32
  1310. */
  1311. __STATIC_INLINE uint32_t LL_RCC_GetRTCClockSource(void)
  1312. {
  1313. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL));
  1314. }
  1315. /**
  1316. * @brief Enable RTC
  1317. * @rmtoll BDCR RTCEN LL_RCC_EnableRTC
  1318. * @retval None
  1319. */
  1320. __STATIC_INLINE void LL_RCC_EnableRTC(void)
  1321. {
  1322. SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  1323. }
  1324. /**
  1325. * @brief Disable RTC
  1326. * @rmtoll BDCR RTCEN LL_RCC_DisableRTC
  1327. * @retval None
  1328. */
  1329. __STATIC_INLINE void LL_RCC_DisableRTC(void)
  1330. {
  1331. CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  1332. }
  1333. /**
  1334. * @brief Check if RTC has been enabled or not
  1335. * @rmtoll BDCR RTCEN LL_RCC_IsEnabledRTC
  1336. * @retval State of bit (1 or 0).
  1337. */
  1338. __STATIC_INLINE uint32_t LL_RCC_IsEnabledRTC(void)
  1339. {
  1340. return (READ_BIT(RCC->BDCR, RCC_BDCR_RTCEN) == (RCC_BDCR_RTCEN));
  1341. }
  1342. /**
  1343. * @brief Force the Backup domain reset
  1344. * @rmtoll BDCR BDRST LL_RCC_ForceBackupDomainReset
  1345. * @retval None
  1346. */
  1347. __STATIC_INLINE void LL_RCC_ForceBackupDomainReset(void)
  1348. {
  1349. SET_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  1350. }
  1351. /**
  1352. * @brief Release the Backup domain reset
  1353. * @rmtoll BDCR BDRST LL_RCC_ReleaseBackupDomainReset
  1354. * @retval None
  1355. */
  1356. __STATIC_INLINE void LL_RCC_ReleaseBackupDomainReset(void)
  1357. {
  1358. CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  1359. }
  1360. /**
  1361. * @}
  1362. */
  1363. /** @defgroup RCC_LL_EF_PLL PLL
  1364. * @{
  1365. */
  1366. /**
  1367. * @brief Enable PLL
  1368. * @rmtoll CR PLLON LL_RCC_PLL_Enable
  1369. * @retval None
  1370. */
  1371. __STATIC_INLINE void LL_RCC_PLL_Enable(void)
  1372. {
  1373. SET_BIT(RCC->CR, RCC_CR_PLLON);
  1374. }
  1375. /**
  1376. * @brief Disable PLL
  1377. * @note Cannot be disabled if the PLL clock is used as the system clock
  1378. * @rmtoll CR PLLON LL_RCC_PLL_Disable
  1379. * @retval None
  1380. */
  1381. __STATIC_INLINE void LL_RCC_PLL_Disable(void)
  1382. {
  1383. CLEAR_BIT(RCC->CR, RCC_CR_PLLON);
  1384. }
  1385. /**
  1386. * @brief Check if PLL Ready
  1387. * @rmtoll CR PLLRDY LL_RCC_PLL_IsReady
  1388. * @retval State of bit (1 or 0).
  1389. */
  1390. __STATIC_INLINE uint32_t LL_RCC_PLL_IsReady(void)
  1391. {
  1392. return (READ_BIT(RCC->CR, RCC_CR_PLLRDY) == (RCC_CR_PLLRDY));
  1393. }
  1394. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  1395. /**
  1396. * @brief Configure PLL used for SYSCLK Domain
  1397. * @rmtoll CFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  1398. * CFGR PLLMUL LL_RCC_PLL_ConfigDomain_SYS\n
  1399. * CFGR2 PREDIV LL_RCC_PLL_ConfigDomain_SYS
  1400. * @param Source This parameter can be one of the following values:
  1401. * @arg @ref LL_RCC_PLLSOURCE_HSI
  1402. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1403. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1404. *
  1405. * (*) value not defined in all devices
  1406. * @param PLLMul This parameter can be one of the following values:
  1407. * @arg @ref LL_RCC_PLL_MUL_2
  1408. * @arg @ref LL_RCC_PLL_MUL_3
  1409. * @arg @ref LL_RCC_PLL_MUL_4
  1410. * @arg @ref LL_RCC_PLL_MUL_5
  1411. * @arg @ref LL_RCC_PLL_MUL_6
  1412. * @arg @ref LL_RCC_PLL_MUL_7
  1413. * @arg @ref LL_RCC_PLL_MUL_8
  1414. * @arg @ref LL_RCC_PLL_MUL_9
  1415. * @arg @ref LL_RCC_PLL_MUL_10
  1416. * @arg @ref LL_RCC_PLL_MUL_11
  1417. * @arg @ref LL_RCC_PLL_MUL_12
  1418. * @arg @ref LL_RCC_PLL_MUL_13
  1419. * @arg @ref LL_RCC_PLL_MUL_14
  1420. * @arg @ref LL_RCC_PLL_MUL_15
  1421. * @arg @ref LL_RCC_PLL_MUL_16
  1422. * @param PLLDiv This parameter can be one of the following values:
  1423. * @arg @ref LL_RCC_PREDIV_DIV_1
  1424. * @arg @ref LL_RCC_PREDIV_DIV_2
  1425. * @arg @ref LL_RCC_PREDIV_DIV_3
  1426. * @arg @ref LL_RCC_PREDIV_DIV_4
  1427. * @arg @ref LL_RCC_PREDIV_DIV_5
  1428. * @arg @ref LL_RCC_PREDIV_DIV_6
  1429. * @arg @ref LL_RCC_PREDIV_DIV_7
  1430. * @arg @ref LL_RCC_PREDIV_DIV_8
  1431. * @arg @ref LL_RCC_PREDIV_DIV_9
  1432. * @arg @ref LL_RCC_PREDIV_DIV_10
  1433. * @arg @ref LL_RCC_PREDIV_DIV_11
  1434. * @arg @ref LL_RCC_PREDIV_DIV_12
  1435. * @arg @ref LL_RCC_PREDIV_DIV_13
  1436. * @arg @ref LL_RCC_PREDIV_DIV_14
  1437. * @arg @ref LL_RCC_PREDIV_DIV_15
  1438. * @arg @ref LL_RCC_PREDIV_DIV_16
  1439. * @retval None
  1440. */
  1441. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLMul, uint32_t PLLDiv)
  1442. {
  1443. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC | RCC_CFGR_PLLMUL, Source | PLLMul);
  1444. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, PLLDiv);
  1445. }
  1446. #else
  1447. /**
  1448. * @brief Configure PLL used for SYSCLK Domain
  1449. * @rmtoll CFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  1450. * CFGR PLLMUL LL_RCC_PLL_ConfigDomain_SYS\n
  1451. * CFGR2 PREDIV LL_RCC_PLL_ConfigDomain_SYS
  1452. * @param Source This parameter can be one of the following values:
  1453. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2
  1454. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_1
  1455. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_2
  1456. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_3
  1457. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_4
  1458. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_5
  1459. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_6
  1460. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_7
  1461. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_8
  1462. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_9
  1463. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_10
  1464. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_11
  1465. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_12
  1466. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_13
  1467. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_14
  1468. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_15
  1469. * @arg @ref LL_RCC_PLLSOURCE_HSE_DIV_16
  1470. * @param PLLMul This parameter can be one of the following values:
  1471. * @arg @ref LL_RCC_PLL_MUL_2
  1472. * @arg @ref LL_RCC_PLL_MUL_3
  1473. * @arg @ref LL_RCC_PLL_MUL_4
  1474. * @arg @ref LL_RCC_PLL_MUL_5
  1475. * @arg @ref LL_RCC_PLL_MUL_6
  1476. * @arg @ref LL_RCC_PLL_MUL_7
  1477. * @arg @ref LL_RCC_PLL_MUL_8
  1478. * @arg @ref LL_RCC_PLL_MUL_9
  1479. * @arg @ref LL_RCC_PLL_MUL_10
  1480. * @arg @ref LL_RCC_PLL_MUL_11
  1481. * @arg @ref LL_RCC_PLL_MUL_12
  1482. * @arg @ref LL_RCC_PLL_MUL_13
  1483. * @arg @ref LL_RCC_PLL_MUL_14
  1484. * @arg @ref LL_RCC_PLL_MUL_15
  1485. * @arg @ref LL_RCC_PLL_MUL_16
  1486. * @retval None
  1487. */
  1488. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLMul)
  1489. {
  1490. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC | RCC_CFGR_PLLMUL, (Source & RCC_CFGR_PLLSRC) | PLLMul);
  1491. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, (Source & RCC_CFGR2_PREDIV));
  1492. }
  1493. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  1494. /**
  1495. * @brief Configure PLL clock source
  1496. * @rmtoll CFGR PLLSRC LL_RCC_PLL_SetMainSource
  1497. * @param PLLSource This parameter can be one of the following values:
  1498. * @arg @ref LL_RCC_PLLSOURCE_NONE
  1499. * @arg @ref LL_RCC_PLLSOURCE_HSI (*)
  1500. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2 (*)
  1501. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1502. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1503. *
  1504. * (*) value not defined in all devices
  1505. * @retval None
  1506. */
  1507. __STATIC_INLINE void LL_RCC_PLL_SetMainSource(uint32_t PLLSource)
  1508. {
  1509. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLSRC, PLLSource);
  1510. }
  1511. /**
  1512. * @brief Get the oscillator used as PLL clock source.
  1513. * @rmtoll CFGR PLLSRC LL_RCC_PLL_GetMainSource
  1514. * @retval Returned value can be one of the following values:
  1515. * @arg @ref LL_RCC_PLLSOURCE_NONE
  1516. * @arg @ref LL_RCC_PLLSOURCE_HSI (*)
  1517. * @arg @ref LL_RCC_PLLSOURCE_HSI_DIV_2 (*)
  1518. * @arg @ref LL_RCC_PLLSOURCE_HSE
  1519. * @arg @ref LL_RCC_PLLSOURCE_HSI48 (*)
  1520. *
  1521. * (*) value not defined in all devices
  1522. */
  1523. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMainSource(void)
  1524. {
  1525. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PLLSRC));
  1526. }
  1527. /**
  1528. * @brief Get PLL multiplication Factor
  1529. * @rmtoll CFGR PLLMUL LL_RCC_PLL_GetMultiplicator
  1530. * @retval Returned value can be one of the following values:
  1531. * @arg @ref LL_RCC_PLL_MUL_2
  1532. * @arg @ref LL_RCC_PLL_MUL_3
  1533. * @arg @ref LL_RCC_PLL_MUL_4
  1534. * @arg @ref LL_RCC_PLL_MUL_5
  1535. * @arg @ref LL_RCC_PLL_MUL_6
  1536. * @arg @ref LL_RCC_PLL_MUL_7
  1537. * @arg @ref LL_RCC_PLL_MUL_8
  1538. * @arg @ref LL_RCC_PLL_MUL_9
  1539. * @arg @ref LL_RCC_PLL_MUL_10
  1540. * @arg @ref LL_RCC_PLL_MUL_11
  1541. * @arg @ref LL_RCC_PLL_MUL_12
  1542. * @arg @ref LL_RCC_PLL_MUL_13
  1543. * @arg @ref LL_RCC_PLL_MUL_14
  1544. * @arg @ref LL_RCC_PLL_MUL_15
  1545. * @arg @ref LL_RCC_PLL_MUL_16
  1546. */
  1547. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMultiplicator(void)
  1548. {
  1549. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PLLMUL));
  1550. }
  1551. /**
  1552. * @brief Get PREDIV division factor for the main PLL
  1553. * @note They can be written only when the PLL is disabled
  1554. * @rmtoll CFGR2 PREDIV LL_RCC_PLL_GetPrediv
  1555. * @retval Returned value can be one of the following values:
  1556. * @arg @ref LL_RCC_PREDIV_DIV_1
  1557. * @arg @ref LL_RCC_PREDIV_DIV_2
  1558. * @arg @ref LL_RCC_PREDIV_DIV_3
  1559. * @arg @ref LL_RCC_PREDIV_DIV_4
  1560. * @arg @ref LL_RCC_PREDIV_DIV_5
  1561. * @arg @ref LL_RCC_PREDIV_DIV_6
  1562. * @arg @ref LL_RCC_PREDIV_DIV_7
  1563. * @arg @ref LL_RCC_PREDIV_DIV_8
  1564. * @arg @ref LL_RCC_PREDIV_DIV_9
  1565. * @arg @ref LL_RCC_PREDIV_DIV_10
  1566. * @arg @ref LL_RCC_PREDIV_DIV_11
  1567. * @arg @ref LL_RCC_PREDIV_DIV_12
  1568. * @arg @ref LL_RCC_PREDIV_DIV_13
  1569. * @arg @ref LL_RCC_PREDIV_DIV_14
  1570. * @arg @ref LL_RCC_PREDIV_DIV_15
  1571. * @arg @ref LL_RCC_PREDIV_DIV_16
  1572. */
  1573. __STATIC_INLINE uint32_t LL_RCC_PLL_GetPrediv(void)
  1574. {
  1575. return (uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_PREDIV));
  1576. }
  1577. /**
  1578. * @}
  1579. */
  1580. /** @defgroup RCC_LL_EF_FLAG_Management FLAG Management
  1581. * @{
  1582. */
  1583. /**
  1584. * @brief Clear LSI ready interrupt flag
  1585. * @rmtoll CIR LSIRDYC LL_RCC_ClearFlag_LSIRDY
  1586. * @retval None
  1587. */
  1588. __STATIC_INLINE void LL_RCC_ClearFlag_LSIRDY(void)
  1589. {
  1590. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYC);
  1591. }
  1592. /**
  1593. * @brief Clear LSE ready interrupt flag
  1594. * @rmtoll CIR LSERDYC LL_RCC_ClearFlag_LSERDY
  1595. * @retval None
  1596. */
  1597. __STATIC_INLINE void LL_RCC_ClearFlag_LSERDY(void)
  1598. {
  1599. SET_BIT(RCC->CIR, RCC_CIR_LSERDYC);
  1600. }
  1601. /**
  1602. * @brief Clear HSI ready interrupt flag
  1603. * @rmtoll CIR HSIRDYC LL_RCC_ClearFlag_HSIRDY
  1604. * @retval None
  1605. */
  1606. __STATIC_INLINE void LL_RCC_ClearFlag_HSIRDY(void)
  1607. {
  1608. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYC);
  1609. }
  1610. /**
  1611. * @brief Clear HSE ready interrupt flag
  1612. * @rmtoll CIR HSERDYC LL_RCC_ClearFlag_HSERDY
  1613. * @retval None
  1614. */
  1615. __STATIC_INLINE void LL_RCC_ClearFlag_HSERDY(void)
  1616. {
  1617. SET_BIT(RCC->CIR, RCC_CIR_HSERDYC);
  1618. }
  1619. /**
  1620. * @brief Clear PLL ready interrupt flag
  1621. * @rmtoll CIR PLLRDYC LL_RCC_ClearFlag_PLLRDY
  1622. * @retval None
  1623. */
  1624. __STATIC_INLINE void LL_RCC_ClearFlag_PLLRDY(void)
  1625. {
  1626. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYC);
  1627. }
  1628. /**
  1629. * @brief Clear HSI14 ready interrupt flag
  1630. * @rmtoll CIR HSI14RDYC LL_RCC_ClearFlag_HSI14RDY
  1631. * @retval None
  1632. */
  1633. __STATIC_INLINE void LL_RCC_ClearFlag_HSI14RDY(void)
  1634. {
  1635. SET_BIT(RCC->CIR, RCC_CIR_HSI14RDYC);
  1636. }
  1637. #if defined(RCC_HSI48_SUPPORT)
  1638. /**
  1639. * @brief Clear HSI48 ready interrupt flag
  1640. * @rmtoll CIR HSI48RDYC LL_RCC_ClearFlag_HSI48RDY
  1641. * @retval None
  1642. */
  1643. __STATIC_INLINE void LL_RCC_ClearFlag_HSI48RDY(void)
  1644. {
  1645. SET_BIT(RCC->CIR, RCC_CIR_HSI48RDYC);
  1646. }
  1647. #endif /* RCC_HSI48_SUPPORT */
  1648. /**
  1649. * @brief Clear Clock security system interrupt flag
  1650. * @rmtoll CIR CSSC LL_RCC_ClearFlag_HSECSS
  1651. * @retval None
  1652. */
  1653. __STATIC_INLINE void LL_RCC_ClearFlag_HSECSS(void)
  1654. {
  1655. SET_BIT(RCC->CIR, RCC_CIR_CSSC);
  1656. }
  1657. /**
  1658. * @brief Check if LSI ready interrupt occurred or not
  1659. * @rmtoll CIR LSIRDYF LL_RCC_IsActiveFlag_LSIRDY
  1660. * @retval State of bit (1 or 0).
  1661. */
  1662. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSIRDY(void)
  1663. {
  1664. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYF) == (RCC_CIR_LSIRDYF));
  1665. }
  1666. /**
  1667. * @brief Check if LSE ready interrupt occurred or not
  1668. * @rmtoll CIR LSERDYF LL_RCC_IsActiveFlag_LSERDY
  1669. * @retval State of bit (1 or 0).
  1670. */
  1671. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSERDY(void)
  1672. {
  1673. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYF) == (RCC_CIR_LSERDYF));
  1674. }
  1675. /**
  1676. * @brief Check if HSI ready interrupt occurred or not
  1677. * @rmtoll CIR HSIRDYF LL_RCC_IsActiveFlag_HSIRDY
  1678. * @retval State of bit (1 or 0).
  1679. */
  1680. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSIRDY(void)
  1681. {
  1682. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYF) == (RCC_CIR_HSIRDYF));
  1683. }
  1684. /**
  1685. * @brief Check if HSE ready interrupt occurred or not
  1686. * @rmtoll CIR HSERDYF LL_RCC_IsActiveFlag_HSERDY
  1687. * @retval State of bit (1 or 0).
  1688. */
  1689. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSERDY(void)
  1690. {
  1691. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYF) == (RCC_CIR_HSERDYF));
  1692. }
  1693. /**
  1694. * @brief Check if PLL ready interrupt occurred or not
  1695. * @rmtoll CIR PLLRDYF LL_RCC_IsActiveFlag_PLLRDY
  1696. * @retval State of bit (1 or 0).
  1697. */
  1698. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLRDY(void)
  1699. {
  1700. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYF) == (RCC_CIR_PLLRDYF));
  1701. }
  1702. /**
  1703. * @brief Check if HSI14 ready interrupt occurred or not
  1704. * @rmtoll CIR HSI14RDYF LL_RCC_IsActiveFlag_HSI14RDY
  1705. * @retval State of bit (1 or 0).
  1706. */
  1707. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSI14RDY(void)
  1708. {
  1709. return (READ_BIT(RCC->CIR, RCC_CIR_HSI14RDYF) == (RCC_CIR_HSI14RDYF));
  1710. }
  1711. #if defined(RCC_HSI48_SUPPORT)
  1712. /**
  1713. * @brief Check if HSI48 ready interrupt occurred or not
  1714. * @rmtoll CIR HSI48RDYF LL_RCC_IsActiveFlag_HSI48RDY
  1715. * @retval State of bit (1 or 0).
  1716. */
  1717. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSI48RDY(void)
  1718. {
  1719. return (READ_BIT(RCC->CIR, RCC_CIR_HSI48RDYF) == (RCC_CIR_HSI48RDYF));
  1720. }
  1721. #endif /* RCC_HSI48_SUPPORT */
  1722. /**
  1723. * @brief Check if Clock security system interrupt occurred or not
  1724. * @rmtoll CIR CSSF LL_RCC_IsActiveFlag_HSECSS
  1725. * @retval State of bit (1 or 0).
  1726. */
  1727. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSECSS(void)
  1728. {
  1729. return (READ_BIT(RCC->CIR, RCC_CIR_CSSF) == (RCC_CIR_CSSF));
  1730. }
  1731. /**
  1732. * @brief Check if RCC flag Independent Watchdog reset is set or not.
  1733. * @rmtoll CSR IWDGRSTF LL_RCC_IsActiveFlag_IWDGRST
  1734. * @retval State of bit (1 or 0).
  1735. */
  1736. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_IWDGRST(void)
  1737. {
  1738. return (READ_BIT(RCC->CSR, RCC_CSR_IWDGRSTF) == (RCC_CSR_IWDGRSTF));
  1739. }
  1740. /**
  1741. * @brief Check if RCC flag Low Power reset is set or not.
  1742. * @rmtoll CSR LPWRRSTF LL_RCC_IsActiveFlag_LPWRRST
  1743. * @retval State of bit (1 or 0).
  1744. */
  1745. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LPWRRST(void)
  1746. {
  1747. return (READ_BIT(RCC->CSR, RCC_CSR_LPWRRSTF) == (RCC_CSR_LPWRRSTF));
  1748. }
  1749. /**
  1750. * @brief Check if RCC flag is set or not.
  1751. * @rmtoll CSR OBLRSTF LL_RCC_IsActiveFlag_OBLRST
  1752. * @retval State of bit (1 or 0).
  1753. */
  1754. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_OBLRST(void)
  1755. {
  1756. return (READ_BIT(RCC->CSR, RCC_CSR_OBLRSTF) == (RCC_CSR_OBLRSTF));
  1757. }
  1758. /**
  1759. * @brief Check if RCC flag Pin reset is set or not.
  1760. * @rmtoll CSR PINRSTF LL_RCC_IsActiveFlag_PINRST
  1761. * @retval State of bit (1 or 0).
  1762. */
  1763. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PINRST(void)
  1764. {
  1765. return (READ_BIT(RCC->CSR, RCC_CSR_PINRSTF) == (RCC_CSR_PINRSTF));
  1766. }
  1767. /**
  1768. * @brief Check if RCC flag POR/PDR reset is set or not.
  1769. * @rmtoll CSR PORRSTF LL_RCC_IsActiveFlag_PORRST
  1770. * @retval State of bit (1 or 0).
  1771. */
  1772. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PORRST(void)
  1773. {
  1774. return (READ_BIT(RCC->CSR, RCC_CSR_PORRSTF) == (RCC_CSR_PORRSTF));
  1775. }
  1776. /**
  1777. * @brief Check if RCC flag Software reset is set or not.
  1778. * @rmtoll CSR SFTRSTF LL_RCC_IsActiveFlag_SFTRST
  1779. * @retval State of bit (1 or 0).
  1780. */
  1781. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_SFTRST(void)
  1782. {
  1783. return (READ_BIT(RCC->CSR, RCC_CSR_SFTRSTF) == (RCC_CSR_SFTRSTF));
  1784. }
  1785. /**
  1786. * @brief Check if RCC flag Window Watchdog reset is set or not.
  1787. * @rmtoll CSR WWDGRSTF LL_RCC_IsActiveFlag_WWDGRST
  1788. * @retval State of bit (1 or 0).
  1789. */
  1790. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_WWDGRST(void)
  1791. {
  1792. return (READ_BIT(RCC->CSR, RCC_CSR_WWDGRSTF) == (RCC_CSR_WWDGRSTF));
  1793. }
  1794. #if defined(RCC_CSR_V18PWRRSTF)
  1795. /**
  1796. * @brief Check if RCC Reset flag of the 1.8 V domain is set or not.
  1797. * @rmtoll CSR V18PWRRSTF LL_RCC_IsActiveFlag_V18PWRRST
  1798. * @retval State of bit (1 or 0).
  1799. */
  1800. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_V18PWRRST(void)
  1801. {
  1802. return (READ_BIT(RCC->CSR, RCC_CSR_V18PWRRSTF) == (RCC_CSR_V18PWRRSTF));
  1803. }
  1804. #endif /* RCC_CSR_V18PWRRSTF */
  1805. /**
  1806. * @brief Set RMVF bit to clear the reset flags.
  1807. * @rmtoll CSR RMVF LL_RCC_ClearResetFlags
  1808. * @retval None
  1809. */
  1810. __STATIC_INLINE void LL_RCC_ClearResetFlags(void)
  1811. {
  1812. SET_BIT(RCC->CSR, RCC_CSR_RMVF);
  1813. }
  1814. /**
  1815. * @}
  1816. */
  1817. /** @defgroup RCC_LL_EF_IT_Management IT Management
  1818. * @{
  1819. */
  1820. /**
  1821. * @brief Enable LSI ready interrupt
  1822. * @rmtoll CIR LSIRDYIE LL_RCC_EnableIT_LSIRDY
  1823. * @retval None
  1824. */
  1825. __STATIC_INLINE void LL_RCC_EnableIT_LSIRDY(void)
  1826. {
  1827. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  1828. }
  1829. /**
  1830. * @brief Enable LSE ready interrupt
  1831. * @rmtoll CIR LSERDYIE LL_RCC_EnableIT_LSERDY
  1832. * @retval None
  1833. */
  1834. __STATIC_INLINE void LL_RCC_EnableIT_LSERDY(void)
  1835. {
  1836. SET_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  1837. }
  1838. /**
  1839. * @brief Enable HSI ready interrupt
  1840. * @rmtoll CIR HSIRDYIE LL_RCC_EnableIT_HSIRDY
  1841. * @retval None
  1842. */
  1843. __STATIC_INLINE void LL_RCC_EnableIT_HSIRDY(void)
  1844. {
  1845. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  1846. }
  1847. /**
  1848. * @brief Enable HSE ready interrupt
  1849. * @rmtoll CIR HSERDYIE LL_RCC_EnableIT_HSERDY
  1850. * @retval None
  1851. */
  1852. __STATIC_INLINE void LL_RCC_EnableIT_HSERDY(void)
  1853. {
  1854. SET_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  1855. }
  1856. /**
  1857. * @brief Enable PLL ready interrupt
  1858. * @rmtoll CIR PLLRDYIE LL_RCC_EnableIT_PLLRDY
  1859. * @retval None
  1860. */
  1861. __STATIC_INLINE void LL_RCC_EnableIT_PLLRDY(void)
  1862. {
  1863. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  1864. }
  1865. /**
  1866. * @brief Enable HSI14 ready interrupt
  1867. * @rmtoll CIR HSI14RDYIE LL_RCC_EnableIT_HSI14RDY
  1868. * @retval None
  1869. */
  1870. __STATIC_INLINE void LL_RCC_EnableIT_HSI14RDY(void)
  1871. {
  1872. SET_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE);
  1873. }
  1874. #if defined(RCC_HSI48_SUPPORT)
  1875. /**
  1876. * @brief Enable HSI48 ready interrupt
  1877. * @rmtoll CIR HSI48RDYIE LL_RCC_EnableIT_HSI48RDY
  1878. * @retval None
  1879. */
  1880. __STATIC_INLINE void LL_RCC_EnableIT_HSI48RDY(void)
  1881. {
  1882. SET_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE);
  1883. }
  1884. #endif /* RCC_HSI48_SUPPORT */
  1885. /**
  1886. * @brief Disable LSI ready interrupt
  1887. * @rmtoll CIR LSIRDYIE LL_RCC_DisableIT_LSIRDY
  1888. * @retval None
  1889. */
  1890. __STATIC_INLINE void LL_RCC_DisableIT_LSIRDY(void)
  1891. {
  1892. CLEAR_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  1893. }
  1894. /**
  1895. * @brief Disable LSE ready interrupt
  1896. * @rmtoll CIR LSERDYIE LL_RCC_DisableIT_LSERDY
  1897. * @retval None
  1898. */
  1899. __STATIC_INLINE void LL_RCC_DisableIT_LSERDY(void)
  1900. {
  1901. CLEAR_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  1902. }
  1903. /**
  1904. * @brief Disable HSI ready interrupt
  1905. * @rmtoll CIR HSIRDYIE LL_RCC_DisableIT_HSIRDY
  1906. * @retval None
  1907. */
  1908. __STATIC_INLINE void LL_RCC_DisableIT_HSIRDY(void)
  1909. {
  1910. CLEAR_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  1911. }
  1912. /**
  1913. * @brief Disable HSE ready interrupt
  1914. * @rmtoll CIR HSERDYIE LL_RCC_DisableIT_HSERDY
  1915. * @retval None
  1916. */
  1917. __STATIC_INLINE void LL_RCC_DisableIT_HSERDY(void)
  1918. {
  1919. CLEAR_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  1920. }
  1921. /**
  1922. * @brief Disable PLL ready interrupt
  1923. * @rmtoll CIR PLLRDYIE LL_RCC_DisableIT_PLLRDY
  1924. * @retval None
  1925. */
  1926. __STATIC_INLINE void LL_RCC_DisableIT_PLLRDY(void)
  1927. {
  1928. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  1929. }
  1930. /**
  1931. * @brief Disable HSI14 ready interrupt
  1932. * @rmtoll CIR HSI14RDYIE LL_RCC_DisableIT_HSI14RDY
  1933. * @retval None
  1934. */
  1935. __STATIC_INLINE void LL_RCC_DisableIT_HSI14RDY(void)
  1936. {
  1937. CLEAR_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE);
  1938. }
  1939. #if defined(RCC_HSI48_SUPPORT)
  1940. /**
  1941. * @brief Disable HSI48 ready interrupt
  1942. * @rmtoll CIR HSI48RDYIE LL_RCC_DisableIT_HSI48RDY
  1943. * @retval None
  1944. */
  1945. __STATIC_INLINE void LL_RCC_DisableIT_HSI48RDY(void)
  1946. {
  1947. CLEAR_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE);
  1948. }
  1949. #endif /* RCC_HSI48_SUPPORT */
  1950. /**
  1951. * @brief Checks if LSI ready interrupt source is enabled or disabled.
  1952. * @rmtoll CIR LSIRDYIE LL_RCC_IsEnabledIT_LSIRDY
  1953. * @retval State of bit (1 or 0).
  1954. */
  1955. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSIRDY(void)
  1956. {
  1957. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYIE) == (RCC_CIR_LSIRDYIE));
  1958. }
  1959. /**
  1960. * @brief Checks if LSE ready interrupt source is enabled or disabled.
  1961. * @rmtoll CIR LSERDYIE LL_RCC_IsEnabledIT_LSERDY
  1962. * @retval State of bit (1 or 0).
  1963. */
  1964. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSERDY(void)
  1965. {
  1966. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYIE) == (RCC_CIR_LSERDYIE));
  1967. }
  1968. /**
  1969. * @brief Checks if HSI ready interrupt source is enabled or disabled.
  1970. * @rmtoll CIR HSIRDYIE LL_RCC_IsEnabledIT_HSIRDY
  1971. * @retval State of bit (1 or 0).
  1972. */
  1973. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSIRDY(void)
  1974. {
  1975. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYIE) == (RCC_CIR_HSIRDYIE));
  1976. }
  1977. /**
  1978. * @brief Checks if HSE ready interrupt source is enabled or disabled.
  1979. * @rmtoll CIR HSERDYIE LL_RCC_IsEnabledIT_HSERDY
  1980. * @retval State of bit (1 or 0).
  1981. */
  1982. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSERDY(void)
  1983. {
  1984. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYIE) == (RCC_CIR_HSERDYIE));
  1985. }
  1986. /**
  1987. * @brief Checks if PLL ready interrupt source is enabled or disabled.
  1988. * @rmtoll CIR PLLRDYIE LL_RCC_IsEnabledIT_PLLRDY
  1989. * @retval State of bit (1 or 0).
  1990. */
  1991. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLRDY(void)
  1992. {
  1993. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYIE) == (RCC_CIR_PLLRDYIE));
  1994. }
  1995. /**
  1996. * @brief Checks if HSI14 ready interrupt source is enabled or disabled.
  1997. * @rmtoll CIR HSI14RDYIE LL_RCC_IsEnabledIT_HSI14RDY
  1998. * @retval State of bit (1 or 0).
  1999. */
  2000. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSI14RDY(void)
  2001. {
  2002. return (READ_BIT(RCC->CIR, RCC_CIR_HSI14RDYIE) == (RCC_CIR_HSI14RDYIE));
  2003. }
  2004. #if defined(RCC_HSI48_SUPPORT)
  2005. /**
  2006. * @brief Checks if HSI48 ready interrupt source is enabled or disabled.
  2007. * @rmtoll CIR HSI48RDYIE LL_RCC_IsEnabledIT_HSI48RDY
  2008. * @retval State of bit (1 or 0).
  2009. */
  2010. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSI48RDY(void)
  2011. {
  2012. return (READ_BIT(RCC->CIR, RCC_CIR_HSI48RDYIE) == (RCC_CIR_HSI48RDYIE));
  2013. }
  2014. #endif /* RCC_HSI48_SUPPORT */
  2015. /**
  2016. * @}
  2017. */
  2018. #if defined(USE_FULL_LL_DRIVER)
  2019. /** @defgroup RCC_LL_EF_Init De-initialization function
  2020. * @{
  2021. */
  2022. ErrorStatus LL_RCC_DeInit(void);
  2023. /**
  2024. * @}
  2025. */
  2026. /** @defgroup RCC_LL_EF_Get_Freq Get system and peripherals clocks frequency functions
  2027. * @{
  2028. */
  2029. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks);
  2030. uint32_t LL_RCC_GetUSARTClockFreq(uint32_t USARTxSource);
  2031. uint32_t LL_RCC_GetI2CClockFreq(uint32_t I2CxSource);
  2032. #if defined(USB_OTG_FS) || defined(USB)
  2033. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource);
  2034. #endif /* USB_OTG_FS || USB */
  2035. #if defined(CEC)
  2036. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource);
  2037. #endif /* CEC */
  2038. /**
  2039. * @}
  2040. */
  2041. #endif /* USE_FULL_LL_DRIVER */
  2042. /**
  2043. * @}
  2044. */
  2045. /**
  2046. * @}
  2047. */
  2048. #endif /* RCC */
  2049. /**
  2050. * @}
  2051. */
  2052. #ifdef __cplusplus
  2053. }
  2054. #endif
  2055. #endif /* __STM32F0xx_LL_RCC_H */
  2056. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/