stm32f0xx_ll_dma.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_ll_dma.c
  4. * @author MCD Application Team
  5. * @brief DMA LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #if defined(USE_FULL_LL_DRIVER)
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "stm32f0xx_ll_dma.h"
  22. #include "stm32f0xx_ll_bus.h"
  23. #ifdef USE_FULL_ASSERT
  24. #include "stm32_assert.h"
  25. #else
  26. #define assert_param(expr) ((void)0U)
  27. #endif
  28. /** @addtogroup STM32F0xx_LL_Driver
  29. * @{
  30. */
  31. #if defined (DMA1) || defined (DMA2)
  32. /** @defgroup DMA_LL DMA
  33. * @{
  34. */
  35. /* Private types -------------------------------------------------------------*/
  36. /* Private variables ---------------------------------------------------------*/
  37. /* Private constants ---------------------------------------------------------*/
  38. /* Private macros ------------------------------------------------------------*/
  39. /** @addtogroup DMA_LL_Private_Macros
  40. * @{
  41. */
  42. #define IS_LL_DMA_DIRECTION(__VALUE__) (((__VALUE__) == LL_DMA_DIRECTION_PERIPH_TO_MEMORY) || \
  43. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_PERIPH) || \
  44. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_MEMORY))
  45. #define IS_LL_DMA_MODE(__VALUE__) (((__VALUE__) == LL_DMA_MODE_NORMAL) || \
  46. ((__VALUE__) == LL_DMA_MODE_CIRCULAR))
  47. #define IS_LL_DMA_PERIPHINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_PERIPH_INCREMENT) || \
  48. ((__VALUE__) == LL_DMA_PERIPH_NOINCREMENT))
  49. #define IS_LL_DMA_MEMORYINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_MEMORY_INCREMENT) || \
  50. ((__VALUE__) == LL_DMA_MEMORY_NOINCREMENT))
  51. #define IS_LL_DMA_PERIPHDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_PDATAALIGN_BYTE) || \
  52. ((__VALUE__) == LL_DMA_PDATAALIGN_HALFWORD) || \
  53. ((__VALUE__) == LL_DMA_PDATAALIGN_WORD))
  54. #define IS_LL_DMA_MEMORYDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_MDATAALIGN_BYTE) || \
  55. ((__VALUE__) == LL_DMA_MDATAALIGN_HALFWORD) || \
  56. ((__VALUE__) == LL_DMA_MDATAALIGN_WORD))
  57. #define IS_LL_DMA_NBDATA(__VALUE__) ((__VALUE__) <= 0x0000FFFFU)
  58. #if (defined(DMA1_CSELR_DEFAULT)||defined(DMA2_CSELR_DEFAULT))
  59. #define IS_LL_DMA_PERIPHREQUEST(__VALUE__) (((__VALUE__) == LL_DMA_REQUEST_0) || \
  60. ((__VALUE__) == LL_DMA_REQUEST_1) || \
  61. ((__VALUE__) == LL_DMA_REQUEST_2) || \
  62. ((__VALUE__) == LL_DMA_REQUEST_3) || \
  63. ((__VALUE__) == LL_DMA_REQUEST_4) || \
  64. ((__VALUE__) == LL_DMA_REQUEST_5) || \
  65. ((__VALUE__) == LL_DMA_REQUEST_6) || \
  66. ((__VALUE__) == LL_DMA_REQUEST_7) || \
  67. ((__VALUE__) == LL_DMA_REQUEST_8) || \
  68. ((__VALUE__) == LL_DMA_REQUEST_9) || \
  69. ((__VALUE__) == LL_DMA_REQUEST_10) || \
  70. ((__VALUE__) == LL_DMA_REQUEST_11) || \
  71. ((__VALUE__) == LL_DMA_REQUEST_12) || \
  72. ((__VALUE__) == LL_DMA_REQUEST_13) || \
  73. ((__VALUE__) == LL_DMA_REQUEST_14) || \
  74. ((__VALUE__) == LL_DMA_REQUEST_15))
  75. #endif
  76. #define IS_LL_DMA_PRIORITY(__VALUE__) (((__VALUE__) == LL_DMA_PRIORITY_LOW) || \
  77. ((__VALUE__) == LL_DMA_PRIORITY_MEDIUM) || \
  78. ((__VALUE__) == LL_DMA_PRIORITY_HIGH) || \
  79. ((__VALUE__) == LL_DMA_PRIORITY_VERYHIGH))
  80. #if defined (DMA2)
  81. #if defined (DMA2_Channel6) && defined (DMA2_Channel7)
  82. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  83. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  84. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  85. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  86. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  87. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  88. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  89. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  90. (((INSTANCE) == DMA2) && \
  91. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  92. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  93. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  94. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  95. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  96. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  97. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  98. #else
  99. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  100. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  101. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  102. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  103. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  104. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  105. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  106. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  107. (((INSTANCE) == DMA2) && \
  108. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  109. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  110. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  111. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  112. ((CHANNEL) == LL_DMA_CHANNEL_5))))
  113. #endif
  114. #else
  115. #if defined(DMA1_Channel6) && defined(DMA1_Channel7)
  116. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  117. (((CHANNEL) == LL_DMA_CHANNEL_1)|| \
  118. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  119. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  120. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  121. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  122. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  123. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  124. #elif defined (DMA1_Channel6)
  125. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  126. (((CHANNEL) == LL_DMA_CHANNEL_1)|| \
  127. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  128. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  129. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  130. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  131. ((CHANNEL) == LL_DMA_CHANNEL_6))))
  132. #else
  133. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  134. (((CHANNEL) == LL_DMA_CHANNEL_1)|| \
  135. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  136. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  137. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  138. ((CHANNEL) == LL_DMA_CHANNEL_5))))
  139. #endif /* DMA1_Channel6 && DMA1_Channel7 */
  140. #endif
  141. /**
  142. * @}
  143. */
  144. /* Private function prototypes -----------------------------------------------*/
  145. /* Exported functions --------------------------------------------------------*/
  146. /** @addtogroup DMA_LL_Exported_Functions
  147. * @{
  148. */
  149. /** @addtogroup DMA_LL_EF_Init
  150. * @{
  151. */
  152. /**
  153. * @brief De-initialize the DMA registers to their default reset values.
  154. * @param DMAx DMAx Instance
  155. * @param Channel This parameter can be one of the following values:
  156. * @arg @ref LL_DMA_CHANNEL_1
  157. * @arg @ref LL_DMA_CHANNEL_2
  158. * @arg @ref LL_DMA_CHANNEL_3
  159. * @arg @ref LL_DMA_CHANNEL_4
  160. * @arg @ref LL_DMA_CHANNEL_5
  161. * @arg @ref LL_DMA_CHANNEL_6 (*)
  162. * @arg @ref LL_DMA_CHANNEL_7 (*)
  163. *
  164. * (*) value not defined in all devices
  165. * @retval An ErrorStatus enumeration value:
  166. * - SUCCESS: DMA registers are de-initialized
  167. * - ERROR: DMA registers are not de-initialized
  168. */
  169. uint32_t LL_DMA_DeInit(DMA_TypeDef *DMAx, uint32_t Channel)
  170. {
  171. DMA_Channel_TypeDef *tmp = (DMA_Channel_TypeDef *)DMA1_Channel1;
  172. ErrorStatus status = SUCCESS;
  173. /* Check the DMA Instance DMAx and Channel parameters*/
  174. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  175. tmp = (DMA_Channel_TypeDef *)(__LL_DMA_GET_CHANNEL_INSTANCE(DMAx, Channel));
  176. /* Disable the selected DMAx_Channely */
  177. CLEAR_BIT(tmp->CCR, DMA_CCR_EN);
  178. /* Reset DMAx_Channely control register */
  179. LL_DMA_WriteReg(tmp, CCR, 0U);
  180. /* Reset DMAx_Channely remaining bytes register */
  181. LL_DMA_WriteReg(tmp, CNDTR, 0U);
  182. /* Reset DMAx_Channely peripheral address register */
  183. LL_DMA_WriteReg(tmp, CPAR, 0U);
  184. /* Reset DMAx_Channely memory address register */
  185. LL_DMA_WriteReg(tmp, CMAR, 0U);
  186. #if (defined(DMA1_CSELR_DEFAULT)||defined(DMA2_CSELR_DEFAULT))
  187. /* Reset Request register field for DMAx Channel */
  188. LL_DMA_SetPeriphRequest(DMAx, Channel, LL_DMA_REQUEST_0);
  189. #endif
  190. if (Channel == LL_DMA_CHANNEL_1)
  191. {
  192. /* Reset interrupt pending bits for DMAx Channel1 */
  193. LL_DMA_ClearFlag_GI1(DMAx);
  194. }
  195. else if (Channel == LL_DMA_CHANNEL_2)
  196. {
  197. /* Reset interrupt pending bits for DMAx Channel2 */
  198. LL_DMA_ClearFlag_GI2(DMAx);
  199. }
  200. else if (Channel == LL_DMA_CHANNEL_3)
  201. {
  202. /* Reset interrupt pending bits for DMAx Channel3 */
  203. LL_DMA_ClearFlag_GI3(DMAx);
  204. }
  205. else if (Channel == LL_DMA_CHANNEL_4)
  206. {
  207. /* Reset interrupt pending bits for DMAx Channel4 */
  208. LL_DMA_ClearFlag_GI4(DMAx);
  209. }
  210. else if (Channel == LL_DMA_CHANNEL_5)
  211. {
  212. /* Reset interrupt pending bits for DMAx Channel5 */
  213. LL_DMA_ClearFlag_GI5(DMAx);
  214. }
  215. #if defined(DMA1_Channel6)
  216. else if (Channel == LL_DMA_CHANNEL_6)
  217. {
  218. /* Reset interrupt pending bits for DMAx Channel6 */
  219. LL_DMA_ClearFlag_GI6(DMAx);
  220. }
  221. #endif
  222. #if defined(DMA1_Channel7)
  223. else if (Channel == LL_DMA_CHANNEL_7)
  224. {
  225. /* Reset interrupt pending bits for DMAx Channel7 */
  226. LL_DMA_ClearFlag_GI7(DMAx);
  227. }
  228. #endif
  229. else
  230. {
  231. status = ERROR;
  232. }
  233. return status;
  234. }
  235. /**
  236. * @brief Initialize the DMA registers according to the specified parameters in DMA_InitStruct.
  237. * @note To convert DMAx_Channely Instance to DMAx Instance and Channely, use helper macros :
  238. * @arg @ref __LL_DMA_GET_INSTANCE
  239. * @arg @ref __LL_DMA_GET_CHANNEL
  240. * @param DMAx DMAx Instance
  241. * @param Channel This parameter can be one of the following values:
  242. * @arg @ref LL_DMA_CHANNEL_1
  243. * @arg @ref LL_DMA_CHANNEL_2
  244. * @arg @ref LL_DMA_CHANNEL_3
  245. * @arg @ref LL_DMA_CHANNEL_4
  246. * @arg @ref LL_DMA_CHANNEL_5
  247. * @arg @ref LL_DMA_CHANNEL_6 (*)
  248. * @arg @ref LL_DMA_CHANNEL_7 (*)
  249. *
  250. * (*) value not defined in all devices
  251. * @param DMA_InitStruct pointer to a @ref LL_DMA_InitTypeDef structure.
  252. * @retval An ErrorStatus enumeration value:
  253. * - SUCCESS: DMA registers are initialized
  254. * - ERROR: Not applicable
  255. */
  256. uint32_t LL_DMA_Init(DMA_TypeDef *DMAx, uint32_t Channel, LL_DMA_InitTypeDef *DMA_InitStruct)
  257. {
  258. /* Check the DMA Instance DMAx and Channel parameters*/
  259. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  260. /* Check the DMA parameters from DMA_InitStruct */
  261. assert_param(IS_LL_DMA_DIRECTION(DMA_InitStruct->Direction));
  262. assert_param(IS_LL_DMA_MODE(DMA_InitStruct->Mode));
  263. assert_param(IS_LL_DMA_PERIPHINCMODE(DMA_InitStruct->PeriphOrM2MSrcIncMode));
  264. assert_param(IS_LL_DMA_MEMORYINCMODE(DMA_InitStruct->MemoryOrM2MDstIncMode));
  265. assert_param(IS_LL_DMA_PERIPHDATASIZE(DMA_InitStruct->PeriphOrM2MSrcDataSize));
  266. assert_param(IS_LL_DMA_MEMORYDATASIZE(DMA_InitStruct->MemoryOrM2MDstDataSize));
  267. assert_param(IS_LL_DMA_NBDATA(DMA_InitStruct->NbData));
  268. #if (defined(DMA1_CSELR_DEFAULT)||defined(DMA2_CSELR_DEFAULT))
  269. assert_param(IS_LL_DMA_PERIPHREQUEST(DMA_InitStruct->PeriphRequest));
  270. #endif
  271. assert_param(IS_LL_DMA_PRIORITY(DMA_InitStruct->Priority));
  272. /*---------------------------- DMAx CCR Configuration ------------------------
  273. * Configure DMAx_Channely: data transfer direction, data transfer mode,
  274. * peripheral and memory increment mode,
  275. * data size alignment and priority level with parameters :
  276. * - Direction: DMA_CCR_DIR and DMA_CCR_MEM2MEM bits
  277. * - Mode: DMA_CCR_CIRC bit
  278. * - PeriphOrM2MSrcIncMode: DMA_CCR_PINC bit
  279. * - MemoryOrM2MDstIncMode: DMA_CCR_MINC bit
  280. * - PeriphOrM2MSrcDataSize: DMA_CCR_PSIZE[1:0] bits
  281. * - MemoryOrM2MDstDataSize: DMA_CCR_MSIZE[1:0] bits
  282. * - Priority: DMA_CCR_PL[1:0] bits
  283. */
  284. LL_DMA_ConfigTransfer(DMAx, Channel, DMA_InitStruct->Direction | \
  285. DMA_InitStruct->Mode | \
  286. DMA_InitStruct->PeriphOrM2MSrcIncMode | \
  287. DMA_InitStruct->MemoryOrM2MDstIncMode | \
  288. DMA_InitStruct->PeriphOrM2MSrcDataSize | \
  289. DMA_InitStruct->MemoryOrM2MDstDataSize | \
  290. DMA_InitStruct->Priority);
  291. /*-------------------------- DMAx CMAR Configuration -------------------------
  292. * Configure the memory or destination base address with parameter :
  293. * - MemoryOrM2MDstAddress: DMA_CMAR_MA[31:0] bits
  294. */
  295. LL_DMA_SetMemoryAddress(DMAx, Channel, DMA_InitStruct->MemoryOrM2MDstAddress);
  296. /*-------------------------- DMAx CPAR Configuration -------------------------
  297. * Configure the peripheral or source base address with parameter :
  298. * - PeriphOrM2MSrcAddress: DMA_CPAR_PA[31:0] bits
  299. */
  300. LL_DMA_SetPeriphAddress(DMAx, Channel, DMA_InitStruct->PeriphOrM2MSrcAddress);
  301. /*--------------------------- DMAx CNDTR Configuration -----------------------
  302. * Configure the peripheral base address with parameter :
  303. * - NbData: DMA_CNDTR_NDT[15:0] bits
  304. */
  305. LL_DMA_SetDataLength(DMAx, Channel, DMA_InitStruct->NbData);
  306. #if (defined(DMA1_CSELR_DEFAULT)||defined(DMA2_CSELR_DEFAULT))
  307. /*--------------------------- DMAx CSELR Configuration -----------------------
  308. * Configure the DMA request for DMA instance on Channel x with parameter :
  309. * - PeriphRequest: DMA_CSELR[31:0] bits
  310. */
  311. LL_DMA_SetPeriphRequest(DMAx, Channel, DMA_InitStruct->PeriphRequest);
  312. #endif
  313. return SUCCESS;
  314. }
  315. /**
  316. * @brief Set each @ref LL_DMA_InitTypeDef field to default value.
  317. * @param DMA_InitStruct Pointer to a @ref LL_DMA_InitTypeDef structure.
  318. * @retval None
  319. */
  320. void LL_DMA_StructInit(LL_DMA_InitTypeDef *DMA_InitStruct)
  321. {
  322. /* Set DMA_InitStruct fields to default values */
  323. DMA_InitStruct->PeriphOrM2MSrcAddress = 0x00000000U;
  324. DMA_InitStruct->MemoryOrM2MDstAddress = 0x00000000U;
  325. DMA_InitStruct->Direction = LL_DMA_DIRECTION_PERIPH_TO_MEMORY;
  326. DMA_InitStruct->Mode = LL_DMA_MODE_NORMAL;
  327. DMA_InitStruct->PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  328. DMA_InitStruct->MemoryOrM2MDstIncMode = LL_DMA_MEMORY_NOINCREMENT;
  329. DMA_InitStruct->PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_BYTE;
  330. DMA_InitStruct->MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_BYTE;
  331. DMA_InitStruct->NbData = 0x00000000U;
  332. #if (defined(DMA1_CSELR_DEFAULT)||defined(DMA2_CSELR_DEFAULT))
  333. DMA_InitStruct->PeriphRequest = LL_DMA_REQUEST_0;
  334. #endif
  335. DMA_InitStruct->Priority = LL_DMA_PRIORITY_LOW;
  336. }
  337. /**
  338. * @}
  339. */
  340. /**
  341. * @}
  342. */
  343. /**
  344. * @}
  345. */
  346. #endif /* DMA1 || DMA2 */
  347. /**
  348. * @}
  349. */
  350. #endif /* USE_FULL_LL_DRIVER */
  351. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/