stm32f0xx_ll_spi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #if defined(USE_FULL_LL_DRIVER)
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "stm32f0xx_ll_spi.h"
  22. #include "stm32f0xx_ll_bus.h"
  23. #include "stm32f0xx_ll_rcc.h"
  24. #ifdef USE_FULL_ASSERT
  25. #include "stm32_assert.h"
  26. #else
  27. #define assert_param(expr) ((void)0U)
  28. #endif /* USE_FULL_ASSERT */
  29. /** @addtogroup STM32F0xx_LL_Driver
  30. * @{
  31. */
  32. #if defined (SPI1) || defined (SPI2)
  33. /** @addtogroup SPI_LL
  34. * @{
  35. */
  36. /* Private types -------------------------------------------------------------*/
  37. /* Private variables ---------------------------------------------------------*/
  38. /* Private constants ---------------------------------------------------------*/
  39. /** @defgroup SPI_LL_Private_Constants SPI Private Constants
  40. * @{
  41. */
  42. /* SPI registers Masks */
  43. #define SPI_CR1_CLEAR_MASK (SPI_CR1_CPHA | SPI_CR1_CPOL | SPI_CR1_MSTR | \
  44. SPI_CR1_BR | SPI_CR1_LSBFIRST | SPI_CR1_SSI | \
  45. SPI_CR1_SSM | SPI_CR1_RXONLY | SPI_CR1_CRCL | \
  46. SPI_CR1_CRCNEXT | SPI_CR1_CRCEN | SPI_CR1_BIDIOE | \
  47. SPI_CR1_BIDIMODE)
  48. /**
  49. * @}
  50. */
  51. /* Private macros ------------------------------------------------------------*/
  52. /** @defgroup SPI_LL_Private_Macros SPI Private Macros
  53. * @{
  54. */
  55. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  56. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  57. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  58. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  59. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  60. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  61. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_4BIT) \
  62. || ((__VALUE__) == LL_SPI_DATAWIDTH_5BIT) \
  63. || ((__VALUE__) == LL_SPI_DATAWIDTH_6BIT) \
  64. || ((__VALUE__) == LL_SPI_DATAWIDTH_7BIT) \
  65. || ((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  66. || ((__VALUE__) == LL_SPI_DATAWIDTH_9BIT) \
  67. || ((__VALUE__) == LL_SPI_DATAWIDTH_10BIT) \
  68. || ((__VALUE__) == LL_SPI_DATAWIDTH_11BIT) \
  69. || ((__VALUE__) == LL_SPI_DATAWIDTH_12BIT) \
  70. || ((__VALUE__) == LL_SPI_DATAWIDTH_13BIT) \
  71. || ((__VALUE__) == LL_SPI_DATAWIDTH_14BIT) \
  72. || ((__VALUE__) == LL_SPI_DATAWIDTH_15BIT) \
  73. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT))
  74. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  75. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  76. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  77. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  78. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  79. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  80. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  81. #define IS_LL_SPI_BAUDRATE(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  82. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  83. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  84. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  85. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  86. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  87. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  88. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  89. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  90. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  91. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  92. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  93. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1U)
  94. /**
  95. * @}
  96. */
  97. /* Private function prototypes -----------------------------------------------*/
  98. /* Exported functions --------------------------------------------------------*/
  99. /** @addtogroup SPI_LL_Exported_Functions
  100. * @{
  101. */
  102. /** @addtogroup SPI_LL_EF_Init
  103. * @{
  104. */
  105. /**
  106. * @brief De-initialize the SPI registers to their default reset values.
  107. * @param SPIx SPI Instance
  108. * @retval An ErrorStatus enumeration value:
  109. * - SUCCESS: SPI registers are de-initialized
  110. * - ERROR: SPI registers are not de-initialized
  111. */
  112. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  113. {
  114. ErrorStatus status = ERROR;
  115. /* Check the parameters */
  116. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  117. #if defined(SPI1)
  118. if (SPIx == SPI1)
  119. {
  120. /* Force reset of SPI clock */
  121. LL_APB1_GRP2_ForceReset(LL_APB1_GRP2_PERIPH_SPI1);
  122. /* Release reset of SPI clock */
  123. LL_APB1_GRP2_ReleaseReset(LL_APB1_GRP2_PERIPH_SPI1);
  124. status = SUCCESS;
  125. }
  126. #endif /* SPI1 */
  127. #if defined(SPI2)
  128. if (SPIx == SPI2)
  129. {
  130. /* Force reset of SPI clock */
  131. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  132. /* Release reset of SPI clock */
  133. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  134. status = SUCCESS;
  135. }
  136. #endif /* SPI2 */
  137. return status;
  138. }
  139. /**
  140. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  141. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  142. * SPI peripheral should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  143. * @param SPIx SPI Instance
  144. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  145. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  146. */
  147. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  148. {
  149. ErrorStatus status = ERROR;
  150. /* Check the SPI Instance SPIx*/
  151. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  152. /* Check the SPI parameters from SPI_InitStruct*/
  153. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  154. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  155. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  156. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  157. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  158. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  159. assert_param(IS_LL_SPI_BAUDRATE(SPI_InitStruct->BaudRate));
  160. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  161. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  162. if (LL_SPI_IsEnabled(SPIx) == 0x00000000U)
  163. {
  164. /*---------------------------- SPIx CR1 Configuration ------------------------
  165. * Configure SPIx CR1 with parameters:
  166. * - TransferDirection: SPI_CR1_BIDIMODE, SPI_CR1_BIDIOE and SPI_CR1_RXONLY bits
  167. * - Master/Slave Mode: SPI_CR1_MSTR bit
  168. * - ClockPolarity: SPI_CR1_CPOL bit
  169. * - ClockPhase: SPI_CR1_CPHA bit
  170. * - NSS management: SPI_CR1_SSM bit
  171. * - BaudRate prescaler: SPI_CR1_BR[2:0] bits
  172. * - BitOrder: SPI_CR1_LSBFIRST bit
  173. * - CRCCalculation: SPI_CR1_CRCEN bit
  174. */
  175. MODIFY_REG(SPIx->CR1,
  176. SPI_CR1_CLEAR_MASK,
  177. SPI_InitStruct->TransferDirection | SPI_InitStruct->Mode |
  178. SPI_InitStruct->ClockPolarity | SPI_InitStruct->ClockPhase |
  179. SPI_InitStruct->NSS | SPI_InitStruct->BaudRate |
  180. SPI_InitStruct->BitOrder | SPI_InitStruct->CRCCalculation);
  181. /*---------------------------- SPIx CR2 Configuration ------------------------
  182. * Configure SPIx CR2 with parameters:
  183. * - DataWidth: DS[3:0] bits
  184. * - NSS management: SSOE bit
  185. */
  186. MODIFY_REG(SPIx->CR2,
  187. SPI_CR2_DS | SPI_CR2_SSOE,
  188. SPI_InitStruct->DataWidth | (SPI_InitStruct->NSS >> 16U));
  189. /* Set Rx FIFO to Quarter (1 Byte) in case of 8 Bits mode. No DataPacking by default */
  190. if (SPI_InitStruct->DataWidth < LL_SPI_DATAWIDTH_9BIT)
  191. {
  192. LL_SPI_SetRxFIFOThreshold(SPIx, LL_SPI_RX_FIFO_TH_QUARTER);
  193. }
  194. /*---------------------------- SPIx CRCPR Configuration ----------------------
  195. * Configure SPIx CRCPR with parameters:
  196. * - CRCPoly: CRCPOLY[15:0] bits
  197. */
  198. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  199. {
  200. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  201. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  202. }
  203. status = SUCCESS;
  204. }
  205. #if defined (SPI_I2S_SUPPORT)
  206. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  207. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  208. #endif /* SPI_I2S_SUPPORT */
  209. return status;
  210. }
  211. /**
  212. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  213. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  214. * whose fields will be set to default values.
  215. * @retval None
  216. */
  217. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  218. {
  219. /* Set SPI_InitStruct fields to default values */
  220. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  221. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  222. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  223. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  224. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  225. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  226. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  227. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  228. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  229. SPI_InitStruct->CRCPoly = 7U;
  230. }
  231. /**
  232. * @}
  233. */
  234. /**
  235. * @}
  236. */
  237. /**
  238. * @}
  239. */
  240. #if defined(SPI_I2S_SUPPORT)
  241. /** @addtogroup I2S_LL
  242. * @{
  243. */
  244. /* Private types -------------------------------------------------------------*/
  245. /* Private variables ---------------------------------------------------------*/
  246. /* Private constants ---------------------------------------------------------*/
  247. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  248. * @{
  249. */
  250. /* I2S registers Masks */
  251. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  252. SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
  253. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  254. #define I2S_I2SPR_CLEAR_MASK 0x0002U
  255. /**
  256. * @}
  257. */
  258. /* Private macros ------------------------------------------------------------*/
  259. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  260. * @{
  261. */
  262. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  263. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  264. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  265. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  266. #define IS_LL_I2S_CPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  267. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  268. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  269. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  270. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  271. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  272. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  273. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  274. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  275. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  276. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX))
  277. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  278. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  279. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  280. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  281. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  282. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) >= 0x2U)
  283. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  284. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  285. /**
  286. * @}
  287. */
  288. /* Private function prototypes -----------------------------------------------*/
  289. /* Exported functions --------------------------------------------------------*/
  290. /** @addtogroup I2S_LL_Exported_Functions
  291. * @{
  292. */
  293. /** @addtogroup I2S_LL_EF_Init
  294. * @{
  295. */
  296. /**
  297. * @brief De-initialize the SPI/I2S registers to their default reset values.
  298. * @param SPIx SPI Instance
  299. * @retval An ErrorStatus enumeration value:
  300. * - SUCCESS: SPI registers are de-initialized
  301. * - ERROR: SPI registers are not de-initialized
  302. */
  303. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  304. {
  305. return LL_SPI_DeInit(SPIx);
  306. }
  307. /**
  308. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  309. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  310. * SPI peripheral should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  311. * @param SPIx SPI Instance
  312. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  313. * @retval An ErrorStatus enumeration value:
  314. * - SUCCESS: SPI registers are Initialized
  315. * - ERROR: SPI registers are not Initialized
  316. */
  317. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  318. {
  319. uint32_t i2sdiv = 2U;
  320. uint32_t i2sodd = 0U;
  321. uint32_t packetlength = 1U;
  322. uint32_t tmp;
  323. LL_RCC_ClocksTypeDef rcc_clocks;
  324. uint32_t sourceclock;
  325. ErrorStatus status = ERROR;
  326. /* Check the I2S parameters */
  327. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  328. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  329. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  330. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  331. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  332. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  333. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  334. if (LL_I2S_IsEnabled(SPIx) == 0x00000000U)
  335. {
  336. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  337. * Configure SPIx I2SCFGR with parameters:
  338. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  339. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  340. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  341. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  342. */
  343. /* Write to SPIx I2SCFGR */
  344. MODIFY_REG(SPIx->I2SCFGR,
  345. I2S_I2SCFGR_CLEAR_MASK,
  346. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  347. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  348. SPI_I2SCFGR_I2SMOD);
  349. /*---------------------------- SPIx I2SPR Configuration ----------------------
  350. * Configure SPIx I2SPR with parameters:
  351. * - MCLKOutput: SPI_I2SPR_MCKOE bit
  352. * - AudioFreq: SPI_I2SPR_I2SDIV[7:0] and SPI_I2SPR_ODD bits
  353. */
  354. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  355. * else, default values are used: i2sodd = 0U, i2sdiv = 2U.
  356. */
  357. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  358. {
  359. /* Check the frame length (For the Prescaler computing)
  360. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  361. */
  362. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  363. {
  364. /* Packet length is 32 bits */
  365. packetlength = 2U;
  366. }
  367. /* I2S Clock source is System clock: Get System Clock frequency */
  368. LL_RCC_GetSystemClocksFreq(&rcc_clocks);
  369. /* Get the source clock value: based on System Clock value */
  370. sourceclock = rcc_clocks.SYSCLK_Frequency;
  371. /* Compute the Real divider depending on the MCLK output state with a floating point */
  372. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  373. {
  374. /* MCLK output is enabled */
  375. tmp = (((((sourceclock / 256U) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  376. }
  377. else
  378. {
  379. /* MCLK output is disabled */
  380. tmp = (((((sourceclock / (32U * packetlength)) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  381. }
  382. /* Remove the floating point */
  383. tmp = tmp / 10U;
  384. /* Check the parity of the divider */
  385. i2sodd = (tmp & (uint16_t)0x0001U);
  386. /* Compute the i2sdiv prescaler */
  387. i2sdiv = ((tmp - i2sodd) / 2U);
  388. /* Get the Mask for the Odd bit (SPI_I2SPR[8]) register */
  389. i2sodd = (i2sodd << 8U);
  390. }
  391. /* Test if the divider is 1 or 0 or greater than 0xFF */
  392. if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
  393. {
  394. /* Set the default values */
  395. i2sdiv = 2U;
  396. i2sodd = 0U;
  397. }
  398. /* Write to SPIx I2SPR register the computed value */
  399. WRITE_REG(SPIx->I2SPR, i2sdiv | i2sodd | I2S_InitStruct->MCLKOutput);
  400. status = SUCCESS;
  401. }
  402. return status;
  403. }
  404. /**
  405. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  406. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  407. * whose fields will be set to default values.
  408. * @retval None
  409. */
  410. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  411. {
  412. /*--------------- Reset I2S init structure parameters values -----------------*/
  413. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  414. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  415. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  416. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  417. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  418. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  419. }
  420. /**
  421. * @brief Set linear and parity prescaler.
  422. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  423. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  424. * @param SPIx SPI Instance
  425. * @param PrescalerLinear value Min_Data=0x02 and Max_Data=0xFF.
  426. * @param PrescalerParity This parameter can be one of the following values:
  427. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  428. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  429. * @retval None
  430. */
  431. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  432. {
  433. /* Check the I2S parameters */
  434. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  435. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  436. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  437. /* Write to SPIx I2SPR */
  438. MODIFY_REG(SPIx->I2SPR, SPI_I2SPR_I2SDIV | SPI_I2SPR_ODD, PrescalerLinear | (PrescalerParity << 8U));
  439. }
  440. /**
  441. * @}
  442. */
  443. /**
  444. * @}
  445. */
  446. /**
  447. * @}
  448. */
  449. #endif /* SPI_I2S_SUPPORT */
  450. #endif /* defined (SPI1) || defined (SPI2) */
  451. /**
  452. * @}
  453. */
  454. #endif /* USE_FULL_LL_DRIVER */
  455. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/